Mc_Channel_0_Rank_Timing_B Mc_Channel_1_Rank_Timing_B Mc_Channel_2_Rank_Timing_B - Intel BX80605I7870 - Core i7 2.93 GHz Processor Datasheet

Data sheet
Table of Contents

Advertisement

Register Description
2.10.11
MC_CHANNEL_0_RANK_TIMING_B
MC_CHANNEL_1_RANK_TIMING_B
MC_CHANNEL_2_RANK_TIMING_B
This register contains parameters that specify the rank timing used. All parameters are
in DCLK.
Device:
Function: 0
Offset:
Access as a Dword
Bit
20:16
15:13
12:10
9
8:6
5:0
Datasheet
4, 5, 6
84h
Reset
Type
Value
B2B_CAS_DELAY.
Controls the delay between CAS commands in DCLKS. The minimum spacing is
4 DCLKS. Values below 3 have no effect. A value of 0 disables the logic. Setting
RW
0
the value between 3-31 also spaces the read data by 0-29 DCLKS. The value
entered is one less than the spacing required, i.e. a spacing of 5 DCLKS
between CAS commands (or 1 DCLK on the read data) requires a setting of 4.
tddWrTWr.
Minimum delay between writes to different DIMMs.
000 = 2
001 = 3
010 = 4
RW
0
011 = 5
100 = 6
101 = 7
110 = 8
111 = 9
tdrWrTWr.
Minimum delay between writes to different ranks on the same DIMM.
000 = 2
001 = 3
010 = 4
RW
0
011 = 5
100 = 6
101 = 7
110 = 8
111 = 9
tsrWrTWr.
Minimum delay between writes to the same rank.
RW
0
0 = 4
1 = 6
tRRD.
RW
0
Specifies the minimum time between activate commands to the same rank.
tFAW.
RW
0
Four Activate Window. Specifies the time window in which four activates are
allowed the same rank.
Description
69

Advertisement

Table of Contents
loading

This manual is also suitable for:

Core i7

Table of Contents