Xilinx LogiCORE 1000BASE-X User Manual page 28

Logicore ip ethernet 1000base-x pcs/pma or sgmii v9.1
Table of Contents

Advertisement

R
Figure 2-4
a RocketIO transceiver without the optional PCS Management Registers
28
shows the pinout for the Ethernet 1000BASE-X PCS/PMA or SGMII core using
GMII
gmii_txd[7:0]
gmii_tx_en
gmii_tx_er
gmii_rxd[7:0]
gmii_rx_dv
gmii_rx_er
gmii_isolate
MDIO Replacement
configuration_vector[3:0]
reset
gtx_clk
Figure 2-4: Component Pinout Using RocketIO Transceiver
without PCS Management Registers
www.xilinx.com
Chapter 2: Core Architecture
RocketIO Interface
mgt_rx_reset
mgt_tx_reset
userclk
userclk2
dcm_locked
rxbufstatus[1:0]
rxchariscomma
rxcharisk
rxclkcorcnt[2:0]
rxdata[7:0]
rxdisperr
rxnotintable
rxrundisp
txbuferr
powerdown
txchardispmode
txchardispval
txcharisk
txdata
enablealign
signal_detect
status_vector[4:0]
Ethernet 1000BASE-X PCS/PMA or SGMII v9.1
UG155 March 24, 2008

Advertisement

Table of Contents
loading

This manual is also suitable for:

Logicore ip ethernet 1000base-x pcs/pma or sgmii v9.1

Table of Contents