Pin States During Reset; Pin States After Reading Mode Data - Fujitsu Semiconductor Controller MB89950/950A Hardware Manual

F2mc-8l 8-bit microcontroller
Table of Contents

Advertisement

CHAPTER 3 CPU
3.5.3

Pin States during Reset

Reset initializes the pin states.
I Pin states during reset
When a reset source occurs, with a few exceptions, all I/O pins (peripheral pins) go to the high-impedance
state and the mode data is read from internal ROM (pins with a pull-up resistor (optional) go to the "H"
level).
I Pin states after reading mode data
With a few exceptions, the I/O pins remain in the high-impedance state immediately after reading the mode
data (pins with a pull-up resistor (optional) go to the "H" level).
Note:
For devices connected to pins that change to high-impedance state when a reset source occurs take care
that malfunction does not occur due to the change in the pin states.
See Appendix E "MB89950/950A Series Pin States" for pin states at the time other than reset.
48

Advertisement

Table of Contents
loading

This manual is also suitable for:

Mb89950 seriesMb89950a series

Table of Contents