Basic Timers (Tim6 And Tim7); Systick Timer; Independent Watchdog (Iwdg); Window Watchdog (Wwdg) - STMicroelectronics STM32L100RC Manual

Ultra-low-power 32b mcu arm-based cortex-m3, 256kb flash, 16kb sram, 4kb eeprom, lcd, usb, adc, dac, memory i/f
Table of Contents

Advertisement

微可Vicor——值得信赖的元器件供应商
STM32L100RC
They can also be used as simple time bases and be clocked by the LSE clock source
(32.768 kHz) to provide time bases independent from the main CPU clock.
3.14.2

Basic timers (TIM6 and TIM7)

These timers are mainly used for DAC trigger generation. They can also be used as generic
16-bit time bases.
3.14.3

SysTick timer

This timer is dedicated to the OS, but could also be used as a standard downcounter. It is
based on a 24-bit downcounter with autoreload capability and a programmable clock
source. It features a maskable system interrupt generation when the counter reaches 0.
3.14.4

Independent watchdog (IWDG)

The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is
clocked from an independent 37 kHz internal RC and, as it operates independently of the
main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog
to reset the device when a problem occurs, or as a free-running timer for application timeout
management. It is hardware- or software-configurable through the option bytes. The counter
can be frozen in debug mode.
3.14.5

Window watchdog (WWDG)

The window watchdog is based on a 7-bit downcounter that can be set as free-running. It
can be used as a watchdog to reset the device when a problem occurs. It is clocked from
the main clock. It has an early warning interrupt capability and the counter can be frozen in
debug mode.
3.15

Communication interfaces

3.15.1
I²C bus
Up to two I²C bus interfaces can operate in multimaster and slave modes. They can support
standard and fast modes.
They support dual slave addressing (7-bit only) and both 7- and 10-bit addressing in master
mode. A hardware CRC generation/verification is embedded.
They can be served by DMA and they support SM Bus 2.0/PM Bus.
3.15.2

Universal synchronous/asynchronous receiver transmitter (USART)

The three USART interfaces are able to communicate at speeds of up to 4 Mbit/s. They
support IrDA SIR ENDEC and have LIN Master/Slave capability. The three USARTs provide
hardware management of the CTS and RTS signals and are ISO 7816 compliant.
All USART interfaces can be served by the DMA controller.
微可Vicor——值得信赖的元器件供应商
http://www.vicor.top/
DocID024995 Rev 4
http://www.vicor.top/
021-31660491
27/104
39
021-31660491

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the STM32L100RC and is the answer not in the manual?

Questions and answers

Table of Contents