Advanced Bring-Up With Base Targeted Reference Design - Xilinx Artix-7 FPGA AC701 Getting Started Manual

Evaluation kit (vivado design suite 2013.2)
Hide thumbs Also See for Artix-7 FPGA AC701:
Table of Contents

Advertisement

Advanced Bring-up with Base Targeted Reference Design

Introduction
Figure 14
Design (TRD) which delivers up to 10 Gb/s of performance per direction.
X-Ref Target - Figure 14
GUI
XRaw Driver
PCIe x4
Gen2 Link
XDMA
Driver
Block x4 Gen2
Integrated Blocks
Xilinx IP
in FPGA
Software Driver
Custom RTL
AC701 Getting Started Guide
UG967 (v3.0) July 10, 2013
depicts the block-level overview of the Artix-7 FPGA base Targeted Reference
XADC
Power and
UCD90120A
Temperature
Monitor
PCIe
User Space
Monitor
Registers
AXI Target
PCIe IP
Master
GTP
Transceiver
S2C0
C2S0
PCIe
Packet
Integrated
DMA
Endpoint
S2C1
C2S1
Third Party IP
On Board
Figure 14: Artix-7 FPGA Base TRD Block Diagram
www.xilinx.com
Advanced Bring-up with Base Targeted Reference Design
DDR3 IO
AXI MIG
512 bits at
100 MHz
AXI VFIFO
WR
RD
512 bits at
100 MHz
64 x 250 MHz
64 x 250 MHz
AXIS IC
S0
S1
S2
S3
M3
128 bits at
125 MHz
128 bits at
125 MHz
AXI ST (128 bits at 125 MHz)
AXI MM (512 bits at 100 MHz)
64 bits at
800 Mb/s
DDR3
512 bits at
100 MHz
AXIS IC
M2
M1
M0
AXI Stream Generator
and Checker
Checker
128 bits at
125 MHz
Generator
Loopback
AXI Stream Generator
and Checker
Checker
128 bits at
125 MHz
Generator
Loopback
Control Path
50 MHz Domain
UG967_14_121912
19

Advertisement

Table of Contents
loading

Table of Contents