Mictor
Connector
f
Altera Corporation
December 2004
Figure 1–9. Expansion Prototype Connector - J15
Figure 1–10. Expansion Prototype Connector - J17
Pin 1
J17
Notes to
Figure
1–10:
(1)
Unregulated voltage from AC to DC power transformer
(2)
Clk from board oscillator
(3)
Clk from FPGA via buffer
(4)
Clk output from protocard to FPGA
The Mictor connector (J25) can be used to transmit up to 27 high-speed
I/O signals with very low noise via a shielded Mictor cable. J25 is used as
a debug port. Twenty five of the Mictor connector signals are used as data,
and two signals are used as clock input and clock output.
Most pins on J25 connect to I/O pins on the Cyclone device (U60). For
systems that do not use the Mictor connector for debugging the Nios II
processor, any on-chip signals can be routed to I/O pins and probed at J25
via a Mictor cable. External scopes and logic analyzers can connect to J25
and analyze a large number of signals simultaneously.
For details on Nios II debugging products that use the Mictor connector,
see www.altera.com.
Nios Development Board Reference Manual, Cyclone Edition
(1) Vunreg (U54 pin 2)
1
NC
3
+3.3V
5
+3.3V
7
(2) PROTO2_OSC(U2 pin 6)
9
(3) PROTO2_CLKIN (U2 pin 17)
11
(4) PROTO2_CLKOUT (K14)
13
+3.3V
15
+3.3V
17
+3.3V
19
Board Components
2
GND
4
GND
6
GND
8
GND
10
GND
12
GND
14
GND
16
GND
18
GND
20
GND
1–15
Need help?
Do you have a question about the Nios II Cyclone Edition and is the answer not in the manual?
Questions and answers