EMAC Module Registers
5.23 Receive Unicast Clear Register (RXUNICASTCLEAR)
The receive unicast clear register (RXUNICASTCLEAR) is shown in
31
15
7
6
RXCH7EN
RXCH6EN
R/W1C-0
R/W1C-0
LEGEND: R/W = Read/Write; R = Read only; W1C = Write 1 to clear (writing a 0 has no effect); -n = value after reset
Table 60. Receive Unicast Clear Register (RXUNICASTCLEAR) Field Descriptions
Bit
Field
Value
31-8
Reserved
0
7
RXCH7EN
0-1
6
RXCH6EN
0-1
5
RXCH5EN
0-1
4
RXCH4EN
0-1
3
RXCH3EN
0-1
2
RXCH2EN
0-1
1
RXCH1EN
0-1
0
RXCH0EN
0-1
106
EMAC/MDIO Module
Figure 61. Receive Unicast Clear Register (RXUNICASTCLEAR)
5
4
RXCH5EN
RXCH4EN
R/W1C-0
R/W1C-0
Description
Reserved
Receive channel 7 unicast enable clear bit. Write 1 to clear the enable, a write of 0 has no effect.
Receive channel 6 unicast enable clear bit. Write 1 to clear the enable, a write of 0 has no effect.
Receive channel 5 unicast enable clear bit. Write 1 to clear the enable, a write of 0 has no effect.
Receive channel 4 unicast enable clear bit. Write 1 to clear the enable, a write of 0 has no effect.
Receive channel 3 unicast enable clear bit. Write 1 to clear the enable, a write of 0 has no effect.
Receive channel 2 unicast enable clear bit. Write 1 to clear the enable, a write of 0 has no effect.
Receive channel 1 unicast enable clear bit. Write 1 to clear the enable, a write of 0 has no effect.
Receive channel 0 unicast enable clear bit. Write 1 to clear the enable, a write of 0 has no effect.
© 2011, Texas Instruments Incorporated
Figure 61
Reserved
R-0
Reserved
R-0
3
2
RXCH3EN
RXCH2EN
R/W1C-0
R/W1C-0
www.ti.com
and described in
Table
60.
16
8
1
0
RXCH1EN
RXCH0EN
R/W1C-0
R/W1C-0
SPRUFL5B – April 2011
Submit Documentation Feedback
Need help?
Do you have a question about the TMS320C674X and is the answer not in the manual?