Board Level Hardware Description
Memory Maps
2
Local Bus Memory Map
Normal Address Range
2-24
There are two points of view for memory maps:
1. Local bus memory map
Ð The mapping of all resources as viewed by local bus
masters
2. VMEbus memory map
Ð The mapping of onboard resources as viewed by VMEbus
masters
The local bus memory map is split into different address spaces by
the transfer type (TT) signals. The local resources respond to the
normal access and interrupt acknowledge codes.
The memory map of devices that respond to the normal address
range is shown in the following tables. The normal address range is
defined by the Transfer Type (TT) signals on the local bus.
On the MVME167, Transfer Types 0, 1, and 2 define the
normal address range.
Table 2-5 on page 2-25
$FFFFFFFF. Many areas of the map are user-programmable, and
suggested uses are shown in the table.
The cache inhibit function is programmable in the MMUs.
The onboard I/O space must be marked cache inhibit and
serialized in its page table.
Table 2-6 on page 2-26
devices.
is the entire map from $00000000 to
further defines the map for the local I/O