Reset Mechanisms - Intel 21555 User Manual

Non-transparent pci-to-pci bridge
Table of Contents

Advertisement

The secondary reset output, s_rst_l, is asserted and remains asserted when any of the following are true:
The 21555 primary reset input, p_rst_l, is asserted.
The 21555 secondary reset input, s_rst_in_l, is asserted.
The Secondary Reset bit in the
The Chip Reset bit in the
A power management transition from D3
A power management transition from D3
automatically. When set automatically, the Secondary Reset bit also clears automatically and s_rst_l deasserts after
greater than 100 s following s_rst_l assertion.
Assertion of s_rst_l by setting the secondary reset bit does not cause the 21555 register state to be reset. However,
all the 21555 data buffers are reset.
Note: A configuration write is required to clear the secondary reset bit if the bit is set by a configuration
write. Care must be taken when this bit is asserted from the secondary interface.
Table 18
summarizes the various 21555 reset mechanisms.
Note: The signal s_rst_l is asserted for all reset mechanisms, but how s_rst_l deasserts and whether the
device is reset varies from case to case.
Table 18. Reset Mechanisms
Reset Mechanism
p_rst_l
s_rst_in_l
Chip Reset Bit set
Secondary Reset Bit set
Transition from D3
D0 (see
Section
21555 Non-Transparent PCI-to-PCI Bridge User Manual
Table 123, "Reset Control Register" on page 188
Table 123, "Reset Control Register" on page 188
to D0 occurs (see
hot
to D0 or setting the Chip Reset bit causes the Secondary Reset bit to set
hot
Reset 21555 Buffers
and State
Yes
Yes
Yes
Reset data buffers and
primary master state
machine
to
hot
Yes
6.4.1).
Initialization Requirements
is set to a 1.
is set to a 1.
Section
6.4.1).
Assert Secondary
Deassertion of s_rst_l
Reset Bit
No
On p_rst_l deassertion
No
On s_rst_in_l deassertion
Automatically after >100 ms
Yes
(Secondary Reset bit also
clears automatically)
On clearing of Secondary
Yes
Reset bit
Automatically after >100 ms
Yes
(Secondary Reset bit also
clears automatically)
67

Advertisement

Table of Contents
loading

Table of Contents