Configuration Csr - Intel 21555 User Manual

Non-transparent pci-to-pci bridge
Table of Contents

Advertisement

Table 48. Configuration Own Bits Register
7:1
Reserved
Upstream
8
Configuration
Own Bit
15:9
Reserved
Table 49. Configuration CSR (Sheet 1 of 2)
This register is also mapped in memory and I/O space.
• Primary byte offset: 93:92h
• Secondary byte offset: 93:92h
• CSR byte offset: 013:012h
Bit
Name
Downstream
0
Configuration
Own Status
Downstream
1
Configuration
Control
Downstream
2
Self
Enable
7:3
Reserved
Upstream
8
Configuration
Own Status
21555 Non-Transparent PCI-to-PCI Bridge User Manual
R
Read only as 0.
Indicates ownership of the Upstream Configuration Address and
Upstream Configuration Data registers.
R0TS (S)
R(P)
R
Read only as 0.
R/W
Description
Provides the current value of the Downstream Configuration Own bit. This
R
bit has no side effects when read.
Enables the 21555 to perform downstream indirect configuration
transactions.
• When 0, the 21555 will not initiate a configuration transaction on the
secondary interface when the Downstream Configuration Data
register is accessed. The Downstream Configuration Data register is
R/W
treated as a reserved register.
• When 1, the 21555 is enabled to perform downstream configuration
transactions when the Downstream Configuration Data register is
accessed.
• Reset value is 0
Controls the 21555 ability to respond to a configuration transaction that it
generates as a master.
• When 0, the 21555 does not respond to configuration transactions
that it generates.
-
Response
R/W
• When 1, the 21555 does not respond to configuration transactions
that it generates as a master.
• Reset value is 0
R
Reserved. Returns 0 when read.
Provides the current value of the Upstream Configuration Own bit. This bit
R
has no side effects when read.
• When 0, upstream Configuration Address and Upstream
Configuration Data registers are not owned. When read as a 0
from the secondary interface, this bit is subsequently set to a 1 by
the 21555 if the Upstream Configuration Control bit is a 1.
• When 1, a master owns Upstream Configuration Address and
Upstream Configuration Data registers. When this semaphore
method is used, other masters should not attempt to access
these registers when this bit is a 1. This bit is automatically
cleared once the configuration transaction has completed on the
initiator bus.
• Reset value is 0.
List of Registers
143

Advertisement

Table of Contents
loading

Table of Contents