Chapter 7. Operation Timing (Memory Expansion And Microprocessor Modes); Separate Bus (No Wait) - Renesas M16C/6V User Manual

Emulation pod for m16c/6v group m306v0
Table of Contents

Advertisement

Chapter 7. Operation Timing (Memory Expansion and Microprocessor Modes)

7.1 Separate Bus (no wait)

Table 7.1 and Figure 7.1 show bus timing when using the memory expansion mode and micropro-
cessor mode (separate bus, no wait).
Table 7.1 Memory expansion mode and microprocessor mode (separate bus, no wait)
td(BCLK-AD)
th(BCLK-AD)
th(RD-AD)
th(WR-AD)
td(BCLK-CS)
th(BCLK-CS)
td(BCLK-ALE)
th(BCLK-ALE)
td(BCLK-RD)
th(BCLK-RD)
td(BCLK-WR)
th(BCLK-WR)
td(BCLK-DB)
th(BCLK-DB)
td(DB-WR)
th(WR-DB)
Note 1. Compute bus timing according to BCLK frequency. Use the below formula.
Note 2. Compute bus timing according to BCLK frequency. Use the below formula.
Symbol
Address output delay time
Address output hold time (BCLK)
Address output hold time (RD)
Address output hold time (WR)
Chip-select output delay time
Chip-select output hold time (BCLK)
ALE signal output delay time
ALE signal output hold time
RD signal output delay time
RD signal output hold time
WR signal output delay time
WR signal output hold time
Data output delay time (BCLK)
Data output hold time (BCLK)
Data output delay time (WR)
Data output hold time (WR)
td(DB-WR) =
10
f(BCLK)x2
td(DB-WR) =
10
f(BCLK)x2
Parameter
9
- 40 [ns]
9
- 55 [ns]
( 30 / 48 )
M306V0EEFP
M306V0T-RPD-E
[ns]
Min.
Max.
Min.
-
25
4
-
0
-
0
-
-
25
4
-
-
25
-4
-
-
25
0
-
-
25
0
-
-
40
4
-
(Note 1)
-
(Note 2)
0
-
[ns]
Max.
-
47
4
-
-5
-
-3
-
-
36
4
-
-
14
-4
-
-
40
0
-
-
40
0
-
-
70
2
-
-
0
-

Advertisement

Table of Contents
loading

This manual is also suitable for:

M306v0M306v0t-rpd-e

Table of Contents