Auxiliary Digital I/O Register; Int_Csr: Interrupt Control And Status Register - ADLINK Technology NuIPC cPCI-7300A User Manual

80mb ultra-high speed 32-ch digital i/o boards
Hide thumbs Also See for NuIPC cPCI-7300A:
Table of Contents

Advertisement

BURST_HNDSHK (R/W)
0: disable burst handshaking mode
1: enable burst handshake mode
* Note: This bit is for Rev.B only.

3.4 Auxiliary Digital I/O Register

Auxiliary 4-bit digital inputs and 4 -bit digital outputs
Address: BASE + 08
Attribute: READ/WRITE
Data Format:
Bit # 3~0
Bit # 7~4
Bit # 31~8 Don't Cared
This auxiliary digital I/O is controlled by porgram I/O only.
DO_AUX_3 ~ DO_AUX_0 (R/W)
4-bit auxiliary output port. Program I/O only.
DI_AUX_3 ~ DI_AUX_0 (R)
4-bit auxiliary input port. Program I/O only

3.5 INT_CSR: Interrupt Control and Status Register

The interrupt of PCI-7300A is controlled and status is checked through this
register.
Address: BASE + 0x0C
Attribute: READ/WRITE
Data Format:
Bit # 3~0
Bit # 7~4
Bit # 31~8
AUXDI_EN (R/W)
0: Disable AUXDI0 interrupt
1: Interrupt CPU on falling edge of AUXDI0
DO_AUX_3
DO_AUX_2
DI_AUX_3
DI_AUX_2
T2_INT
-
Don't Cared
DO_AUX_1
DI_AUX_1
AUXIO_INT
-
Reserved
DO_AUX_0
DI_AUX_0
T2_EN
AUXDI0_EN
Res erved
Registers • 21

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the NuIPC cPCI-7300A and is the answer not in the manual?

This manual is also suitable for:

Nudaq pci-7300aNuipc pci-7300aNudaq cpci-7300a

Table of Contents