Timing In The Synchronous Intel Mode - Profichip VPC3+S User Manual

Hide thumbs Also See for VPC3+S:
Table of Contents

Advertisement

10 Operational Specifications

10.6.2 Timing in the Synchronous Intel Mode

In the synchronous Intel mode, the VPC3+S latches the least significant
addresses with the falling edge of ALE. At the same time, the VPC3+S
expects the most significant address bits on the address bus. An internal
chipselect signal is generated from the most significant address bits. The
request for an access to the VPC3+S is generated from the falling edge of
the read signal (XRD) and from the rising edge of the write signal (XWR).
ALE
AB10..0
DB7..0
XRD
Figure 10-8: Synchronous Intel Mode, READ (XWR = 1)
ALE
AB10..0
DB7..0
XWR
Figure 10-9: Synchronous Intel Mode, WRITE (XRD = 1)
114
1
2
3
valid
4
address
1
11
3
valid
15
address
Revision 1.04
5
8
9
data valid
6
10
8
15
data valid
13
12
10
Copyright © profichip GmbH, 2012
7
valid
address
14
valid
address
VPC3+S User Manual

Advertisement

Table of Contents
loading

Related Products for Profichip VPC3+S

Table of Contents