DDR3 SO-DIMM_1
5
SO-DIMM B_0
C346 *10p_50V_NPO_04
C346 *10p_50V_NPO_04
M_B_CLK_DDR0
M_B_CLK_DDR#0
D
4
M_B_A[15:0]
C340 *10p_50V_NPO_04
C340 *10p_50V_NPO_04
M_B_A0
M_B_CLK_DDR1
M_B_CLK_DDR#1
M_B_A1
M_B_A2
M_B_A3
M_B_A4
M_B_A5
M_B_A6
M_B_A7
M_B_A8
Layout Note:
M_B_A9
signal/space/signal:
M_B_A10
M_B_A11
M_B_A12
8 / 4 / 8
M_B_A13
M_B_A14
M_B_A15
4
M_B_BS0
4
M_B_BS1
4
M_B_BS2
4
M_B_CS#0
4
M_B_CS#1
4
M_B_CLK_DDR0
4
M_B_CLK_DDR#0
4
M_B_CLK_DDR1
4
M_B_CLK_DDR#1
4
M_B_CKE0
4
M_B_CKE1
C
4
M_B_CAS#
4
M_B_RAS#
4
M_B_WE#
9
SA0_A_DIM1
9
SA1_A_DIM1
9,12
SMB_CLK
9,12
SMB_DATA
4
M_B_ODT0
4
M_B_ODT1
4
M_B_DQS[7:0]
M_B_DQS0
M_B_DQS1
M_B_DQS2
M_B_DQS3
M_B_DQS4
M_B_DQS5
M_B_DQS6
M_B_DQS7
4
M_B_DQS#[7:0]
B
M_B_DQS#0
M_B_DQS#1
M_B_DQS#2
M_B_DQS#3
M_B_DQS#4
M_B_DQS#5
M_B_DQS#6
M_B_DQS#7
VTT_MEM
C100
C100
C362
C362
C102
C102
C101
C101
C361
C361
*10u_6.3V_X5R_06_E
*10u_6.3V_X5R_06_E
1u_6.3V_X5R_04
1u_6.3V_X5R_04
1u_6.3V_X5R_04
1u_6.3V_X5R_04
1u_6.3V_X5R_04
1u_6.3V_X5R_04
1u_6.3V_X5R_04
1u_6.3V_X5R_04
V_VDDQ_DIMM
C324
C324
C84
C84
C320
C320
C347
C347
C332
C332
A
10u_6.3V_X5R_06_E
10u_6.3V_X5R_06_E
10u_6.3V_X5R_06_E
10u_6.3V_X5R_06_E
10u_6.3V_X5R_06_E
10u_6.3V_X5R_06_E
10u_6.3V_X5R_06_E
10u_6.3V_X5R_06_E
10u_6.3V_X5R_06_E
10u_6.3V_X5R_06_E
V_VDDQ_DIMM
C86
C86
C70
C70
C69
C69
C68
C68
C85
C85
1u_6.3V_X5R_04
1u_6.3V_X5R_04
1u_6.3V_X5R_04
1u_6.3V_X5R_04
1u_6.3V_X5R_04
1u_6.3V_X5R_04
1u_6.3V_X5R_04
1u_6.3V_X5R_04
*1u_6.3V_X5R_04
*1u_6.3V_X5R_04
5
4
3
CHANGE TO STANDARD
JDIMM2A
JDIMM2A
M_B_DQ[63:0] 4
M_B_DQ0
98
5
A0
DQ0
M_B_DQ1
97
7
A1
DQ1
96
15
M_B_DQ2
A2
DQ2
M_B_DQ3
95
17
A3
DQ3
M_B_DQ4
92
4
A4
DQ4
M_B_DQ5
91
6
A5
DQ5
90
16
M_B_DQ6
A6
DQ6
M_B_DQ7
86
18
A7
DQ7
M_B_DQ8
89
21
A8
DQ8
M_B_DQ9
85
23
A9
DQ9
107
33
M_B_DQ10
A10/AP
DQ10
84
35
M_B_DQ11
A11
DQ11
M_B_DQ12
83
22
A12/BC#
DQ12
M_B_DQ13
119
24
A13
DQ13
M_B_DQ14
80
34
A14
DQ14
78
36
M_B_DQ15
A15
DQ15
M_B_DQ16
39
DQ16
M_B_DQ17
109
41
BA0
DQ17
M_B_DQ18
108
51
BA1
DQ18
79
53
M_B_DQ19
BA2
DQ19
M_B_DQ20
114
40
S0#
DQ20
M_B_DQ21
121
42
S1#
DQ21
M_B_DQ22
101
50
CK0
DQ22
103
52
M_B_DQ23
CK0#
DQ23
102
57
M_B_DQ24
CK1
DQ24
M_B_DQ25
104
59
CK1#
DQ25
M_B_DQ26
73
67
CKE0
DQ26
M_B_DQ27
74
69
CKE1
DQ27
115
56
M_B_DQ28
CAS#
DQ28
M_B_DQ29
110
58
RAS#
DQ29
M_B_DQ30
113
68
WE#
DQ30
M_B_DQ31
197
70
SA0
DQ31
201
129
M_B_DQ32
SA1
DQ32
202
131
M_B_DQ33
SCL
DQ33
M_B_DQ34
200
141
SDA
DQ34
M_B_DQ35
143
DQ35
M_B_DQ36
116
130
ODT0
DQ36
120
132
M_B_DQ37
ODT1
DQ37
M_B_DQ38
140
DQ38
M_B_DQ39
11
142
DM0
DQ39
M_B_DQ40
28
147
DM1
DQ40
46
149
M_B_DQ41
DM2
DQ41
M_B_DQ42
63
157
DM3
DQ42
M_B_DQ43
136
159
DM4
DQ43
M_B_DQ44
153
146
DM5
DQ44
170
148
M_B_DQ45
DM6
DQ45
187
158
M_B_DQ46
DM7
DQ46
M_B_DQ47
160
DQ47
M_B_DQ48
12
163
DQS0
DQ48
M_B_DQ49
29
165
DQS1
DQ49
47
175
M_B_DQ50
DQS2
DQ50
M_B_DQ51
64
177
DQS3
DQ51
M_B_DQ52
137
164
DQS4
DQ52
M_B_DQ53
154
166
DQS5
DQ53
171
174
M_B_DQ54
DQS6
DQ54
188
176
M_B_DQ55
DQS7
DQ55
M_B_DQ56
181
DQ56
M_B_DQ57
10
183
DQS0#
DQ57
M_B_DQ58
27
191
DQS1#
DQ58
45
193
M_B_DQ59
DQS2#
DQ59
M_B_DQ60
62
180
DQS3#
DQ60
M_B_DQ61
135
182
DQS4#
DQ61
M_B_DQ62
152
192
DQS5#
DQ62
169
194
M_B_DQ63
DQS6#
DQ63
186
DQS7#
Oceantek 91-93469-172
Oceantek 91-93469-172
Layout Note:
JDIMM2 is placed farther from the GMCH than JDIMM1
C72
C72
C350
C350
10u_6.3V_X5R_06_E
10u_6.3V_X5R_06_E
*10u_6.3V_X5R_06_E
*10u_6.3V_X5R_06_E
C87
C87
*1u_6.3V_X5R_04
*1u_6.3V_X5R_04
3,5,9,11,12,13,14,15,17,18,19,21,24,25,26,27,28,30,31,33,34,35,36,40
4
3
2
P/N:6-86-24204-031
JDIMM2B
JDIMM2B
V_VDDQ_DIMM
75
44
VDD1
VSS16
76
48
VDD2
VSS17
81
49
VDD3
VSS18
82
54
VDD4
VSS19
87
55
VDD5
VSS20
88
60
VDD6
VSS21
93
61
VDD7
VSS22
94
65
VDD8
VSS23
99
66
VDD9
VSS24
100
71
VDD10
VSS25
105
72
VDD11
VSS26
106
127
VDD12
VSS27
111
128
VDD13
VSS28
112
133
VDD14
VSS29
117
134
VDD15
VSS30
118
138
VDD16
VSS31
123
139
VDD17
VSS32
3.3VS
124
144
VDD18
VSS33
20mils
145
VSS34
199
150
VDDSPD
VSS35
151
VSS36
C358
C358
77
155
NC1
VSS37
C357
C357
122
156
NC2
VSS38
2.2u_6.3V_X5R_04
2.2u_6.3V_X5R_04
0.1u_10V_X5R_04
0.1u_10V_X5R_04
125
161
NCTEST
VSS39
162
VSS40
198
167
9
TS#_DIMM0_1
EVENT#
VSS41
30
168
3,9
DDR3_DRAMRST#
RESET#
VSS42
172
VSS43
C35
C35
1u_6.3V_X5R_04
1u_6.3V_X5R_04
173
VSS44
C32
C32
0.1u_10V_X5R_04
0.1u_10V_X5R_04
MVREF_DQ_DIMMB
1
178
VREF_DQ
VSS45
126
179
VREF_CA
VSS46
184
4
MVREF_DQ_DIMMB
VSS47
185
VSS48
2
189
VSS1
VSS49
MVREF_DIMB_0
3
190
VSS2
VSS50
C94
C94
1u_6.3V_X5R_04
1u_6.3V_X5R_04
8
195
VSS3
VSS51
C95
C95
0.1u_10V_X5R_04
0.1u_10V_X5R_04
9
196
VSS4
VSS52
13
VSS5
14
VSS6
C90
C90
1u_6.3V_X5R_04
1u_6.3V_X5R_04
19
VSS7
20
VSS8
25
VSS9
26
203
VSS10
VTT1
31
204
VSS11
VTT2
32
VSS12
37
GND1
VSS13
G1
38
GND2
VSS14
G2
43
VSS15
Oceantek 91-93469-172
Oceantek 91-93469-172
CLOSE TO JDIMM2
V_VDDQ_DIMM
1K_1%_04
1K_1%_04
R86
R86
R89
R89
*0_04
*0_04
MVREF_DIMB_0
4,9
V_VREF_CA_DIMM
R87
R87
C91
C91
C96
C96
1K_1%_04
1K_1%_04
0.1u_10V_X5R_04
0.1u_10V_X5R_04
0.1u_10V_X5R_04
0.1u_10V_X5R_04
MVREF_LO_2
R88
R88
24.9_1%_04
24.9_1%_04
! ! ! !!DMFWP!DP/
! ! ! !!DMFWP!DP/
! ! ! !!DMFWP!DP/
Title
Title
Title
[10]DDR3 SO-DIMM_B_0
[10]DDR3 SO-DIMM_B_0
[10]DDR3 SO-DIMM_B_0
3,4,6,9,39
V_VDDQ_DIMM
Size
Size
Size
Document Number
Document Number
Document Number
9,39
VTT_MEM
6-71-A11S0-D02
6-71-A11S0-D02
6-71-A11S0-D02
A3
A3
A3
SCHEMATIC1
SCHEMATIC1
SCHEMATIC1
3.3VS
Date:
Date:
Date:
Monday, August 19, 2013
Monday, August 19, 2013
Monday, August 19, 2013
2
Schematic Diagrams
1
D
Sheet 10 of 46
DDR3 SO-DIMM_1
C
VTT_MEM
B
A
Rev
Rev
Rev
1.0
1.0
1.0
Sheet
Sheet
Sheet
10
10
10
of
of
of
46
46
46
1
DDR3 SO-DIMM_1 B - 11
Need help?
Do you have a question about the A110SU and is the answer not in the manual?
Questions and answers