4.2.2
Power-down
To prevent audio transients at power-down, the DC-blocking capacitors must fully discharge before turn-
ing off the power. In order to do this in a controlled manner, it is recommended that all the converters be
muted to start the sequence. Next, set PDNx for all converters to 1 to power them down internally. Then,
FS/LRCK and SCLK can be removed if desired. Finally, the
must be set to '1' for a period of 50 ms before applying reset or removing power or MCLK. During this
time, voltage on VQ and the audio outputs discharge gradually to GND. If power is removed before this
50 ms time period has passed, a transient will occur and a slight click or pop may be heard. There is no
minimum time for a power cycle. Power may be re-applied at any time.
It is important to note that all clocks should be applied and removed in the order specified in
MCLK is removed or applied before
result. If either SCLK or FS/LRCK is removed or applied before all PDNx bits are set to 1, audible pops,
clicks and/or distortion can result.
Note:
Timings are approximate and based upon the nominal value of the passive components specified in the
"Typical Connection Diagram" on page
2 ms + (3000/ MCLK)
Write all required configuration
Start SCLK, FS/LRCK, SDINx
Clear PDN DACx & ADCx bits
Figure 9. System Level Initialization and Power-Up/Down Sequence
4.2.3
DAC DC Loading
Figure 10
shows the analog output configuration during power-up, with the AOUTx± pins clamped to VQ
to prevent pops and clicks. Thus any DC loads (RL
es are closed. These DC loads will pull the VQ voltage down towards ground. If the parallel combination
of all DC loads exceeds the specification shown in the Analog Output Characteristics tables on pages
DS900F2
RST
Apply VL, VA, and MCLK
250 ms
Set RST
2 ms +
(3000 /MCLK)
settings to Control Port
Write VA_SEL bit (in 0Fh)
250 ms
appropriately for VA
Clear Mute ADCx bits
delay dependent
on DAC mute /
unmute behavior
Clear Mute DACx bits
"VQ RAMP" bit in the "DAC Control 4" register
has been pulled low, audible pops, clicks and/or distortion can
8. See
Section 4.6.5.2
for volume ramp behavior.
System
Unpowered
VCM Ready
(>90% of Typical)
2
I
C Address
Captured & Control
Port Ready
ADC Data
Available on
SDOUTx
DACx Fully
Operational
System
Operational
) on the output pins will be in parallel when the switch-
x
Remove VL, VA, and MCLK
Clear RST
50 ms
Set VQ_RAMP bit
Stop SCLK, FS/LRCK, SDINx
Set all PDN DAC & ADC bits
Set Mute ADCx bits
delay dependent
on DAC mute /
unmute behavior
Set Mute DACx bits
CS4244
Figure
9. If
16
23
Need help?
Do you have a question about the CS4244 and is the answer not in the manual?
Questions and answers