AN2752
2
Power supply
2.1
Power supply overview
The device can be supplied through a 3.0 V to 5.5 V external source. An on-chip power
management system provides the 1.8 V digital supply to the core logic, both in normal and
low power modes. It is also capable of detecting voltage drops, on both external
(3.3 V / 5 V) and internal (1.8 V) supplies.
The device provides:
•
one pair of pads V
ballast transistor supply.
•
two pairs of pads dedicated for V
used to power only the I/O's. On 32-pin packages, only one pair is bonded.
Note:
For V
DDIO
and to use only a decoupling capacitor. The purpose is to ensure good noise immunity by
reducing the connection length between both supplies and also between V
capacitor.
•
One pair of pads V
functions. Refer to
Note:
The capacitors must be connected as close as possible to the device supplies (especially
V
in case of dedicated ground plane).
DD
Placing a crystal/resonator on OSCIN/OSCOUT is optional. The resonator must be
connected as close as possible to the OSCIN and OSCOUT pins. The loading capacitance
ground must be connected as close as possible to V
/V
(3.3 V ± 0.3 V to 5 V ± 0.5 V) dedicated to the main regulator
DD
SS
/V
next to V
/V
SSIO
DD
SS
/V
DDA
SSA
Section 3: Analog-to-digital converter (ADC)
Analog
signal
Star connected
/V
(3.3 V ± 0.3 V to 5 V ± 0.5 V), which are
DD_IO
SS_IO
, it is recommended to connect these two pairs together
(3.3 V ± 0.3 V to 5 V ± 0.5 V) dedicated to analog
Figure 1. Power supply
V
DDA
Analog functions
V
SSA
V
CAP
V
/V
DD
DDIO1
Main / Low power
V
/V
SS
SSIO1
V
DDIO2
V
V
SSIO2
DDIO
OSCIN
V
DDIO
OSCOUT
SS
AN2752 Rev 6
DD
for more details.
CPU
RAM
regulator
Logic
IOs
IOs
V
SSIO
V
SSIO
XTAL
ai15330
.
Power supply
/V
and the
DDIO
7/40
39
Need help?
Do you have a question about the STM8S and is the answer not in the manual?
Questions and answers