Avalue Technology ECM-CX700 User Manual page 40

3.5" via eden v4 1 ghz/500mhz micro module with vga, 2-ch lvds, dvi, tv-out, 5.1 ch audio, dual lan, cf, pci-104, 2 sata, 2 com, 4 usb 2.0 & 8-bit gpio
Table of Contents

Advertisement

ECM-CX700
2.4.12.1 Signal Description – Primary IDE Connector (JIDE1)
Signal
PDA [2:0]
DCS1#, DCS3#
PDD [15:0]
PIOR#
PIOW#
PIORDY
RESET#
PIRQ15
PDREQ
PDACK#
PDACT#
40 ECM-CX700 Series User's Manual
IDE Address Bits. These address bits are used to access a register or data port in
a device on the IDE bus.
IDE Chip Selects. The chip select signals are used to select the command block
registers in an IDE device. DCS1# selects the primary hard disk.
IDE Data Lines. D [15:0] transfers data to/from the IDE devices.
IDE I/O Read. Signal is asserted on read accesses to the corresponding IDE port
addresses.
IDE I/O Write. Each signal is asserted on write accesses to corresponding the IDE
port addresses.
When deasserted, these signals extend the transfer cycle of any host register
access when the device is not ready to respond to the data transfer request.
IDE Reset. This signal resets all the devices that are attached to the IDE
interface.
Interrupt line from hard disk. Connected directly to PC-AT bus.
The DREQ is used to request a DMA transfer from the South Bridge. The
direction of the transfers is determined by the IOR#/IOW# signals.
DMA Acknowledge. The DACK# acknowledges the DREQ request to initiate DMA
transfers.
Signal from hard disk indicating hard disk activity. The signal level depends on the
hard disk type, normally active low. The signal is routed directly to the LED1.
Signal Description

Advertisement

Table of Contents
loading

Table of Contents