National Instruments VXI-MXI User Manual page 70

Table of Contents

Advertisement

Register Descriptions
The Logical Address Window Register has the following format when the CMODE bit is set:
15
14
LAHIGH7
LAHIGH6
7
6
LALOW7
LALOW6
Bit
Mnemonic
15-8r/w
LAHIGH[7-0]
7-0r/w
LALOW[7-0]
This register defines the range of MXIbus logical addresses that map into the VXIbus where that
range is:
The VXIbus logical addresses mapped out of the VXI-MXI are the inverse of this range, that is,
MXIbus logical addresses greater than or equal to the LAHIGH value or less than the LALOW
value.
To map a consecutive range of VXIbus logical addresses out of the VXI-MXI, the lower bound
of the range must be placed in the LAHIGH field and the upper bound in the LALOW field. In
this case, the range of VXIbus logical addresses mapped out of the VXI-MXI is:
The MXIbus logical addresses mapped into the VXIbus are the inverse of this range, that is,
VXIbus logical addresses greater than or equal to the LALOW value or less than the LAHIGH
value.
The window is disabled whenever LAHIGH = LALOW = 0. All VXIbus logical addresses are
mapped out to the MXIbus when:
All MXIbus logical addresses are mapped into the VXIbus when:
VXI-MXI User Manual
13
12
LAHIGH5
LAHIGH4
5
4
LALOW5
LALOW4
Description
Logical Address Window Upper Bound Bits
These bits define the upper limit of the range of MXIbus logical
addresses that map into the VXIbus.
Logical Address Window Lower Bound Bits
These bits define the lower limit of the range of MXIbus logical
addresses that map into the VXIbus.
LAHIGH > range LALOW
LALOW > range LAHIGH
FF (hex) (LAHIGH = LALOW) 80 (hex)
7F (hex) (LAHIGH = LALOW) > 0
11
10
LAHIGH3 LAHIGH2 LAHIGH1
3
2
LALOW3
LALOW2
4-12
© National Instruments Corporation
Chapter 4
9
8
LAHIGH0
1
0
LALOW1
LALOW0
R/W
R/W

Advertisement

Table of Contents
loading

Table of Contents