Eaton EMR-5000 Installation, Operation And Maintenance Manual page 1039

Motor relay
Table of Contents

Advertisement

Name
Logic.LE13.Out
Logic.LE13.Out inverted
Logic.LE13.Gate In1-I
Logic.LE13.Gate In2-I
Logic.LE13.Gate In3-I
Logic.LE13.Gate In4-I
Logic.LE13.Reset Latch-I
Logic.LE14.Gate Out
Logic.LE14.Timer Out
Logic.LE14.Out
Logic.LE14.Out inverted
Logic.LE14.Gate In1-I
Logic.LE14.Gate In2-I
Logic.LE14.Gate In3-I
Logic.LE14.Gate In4-I
Logic.LE14.Reset Latch-I
Logic.LE15.Gate Out
Logic.LE15.Timer Out
Logic.LE15.Out
Logic.LE15.Out inverted
Logic.LE15.Gate In1-I
Logic.LE15.Gate In2-I
Logic.LE15.Gate In3-I
Logic.LE15.Gate In4-I
Logic.LE15.Reset Latch-I
Logic.LE16.Gate Out
Logic.LE16.Timer Out
Logic.LE16.Out
Logic.LE16.Out inverted
Logic.LE16.Gate In1-I
Logic.LE16.Gate In2-I
Logic.LE16.Gate In3-I
Logic.LE16.Gate In4-I
Logic.LE16.Reset Latch-I
Logic.LE17.Gate Out
Logic.LE17.Timer Out
Logic.LE17.Out
Description
Signal: Latched Output (Q)
Signal: Negated Latched Output (Q NOT)
State of the module input: Assignment of the Input Signal
State of the module input: Assignment of the Input Signal
State of the module input: Assignment of the Input Signal
State of the module input: Assignment of the Input Signal
State of the module input: Reset Signal for the Latching
Signal: Output of the logic gate
Signal: Timer Output
Signal: Latched Output (Q)
Signal: Negated Latched Output (Q NOT)
State of the module input: Assignment of the Input Signal
State of the module input: Assignment of the Input Signal
State of the module input: Assignment of the Input Signal
State of the module input: Assignment of the Input Signal
State of the module input: Reset Signal for the Latching
Signal: Output of the logic gate
Signal: Timer Output
Signal: Latched Output (Q)
Signal: Negated Latched Output (Q NOT)
State of the module input: Assignment of the Input Signal
State of the module input: Assignment of the Input Signal
State of the module input: Assignment of the Input Signal
State of the module input: Assignment of the Input Signal
State of the module input: Reset Signal for the Latching
Signal: Output of the logic gate
Signal: Timer Output
Signal: Latched Output (Q)
Signal: Negated Latched Output (Q NOT)
State of the module input: Assignment of the Input Signal
State of the module input: Assignment of the Input Signal
State of the module input: Assignment of the Input Signal
State of the module input: Assignment of the Input Signal
State of the module input: Reset Signal for the Latching
Signal: Output of the logic gate
Signal: Timer Output
Signal: Latched Output (Q)
www.eaton.com
EMR-5000
IM02602012E
1039

Advertisement

Table of Contents
loading

Table of Contents