Sonar/Ide Interface Board; Figure 3-3 Sub-Bottom Acquisition Board - Edgetech Model 3100P Sub-bottom Sonar System User Manual

Sub-bottom topside processor and tow fish
Hide thumbs Also See for Model 3100P Sub-bottom Sonar System:
Table of Contents

Advertisement

3.2.3.

Sonar/IDE Interface Board

The sonar/IDE interface board is comprised of two RAM memory banks Acquisition
memory and chirp memory and six 10-bit DAC for generating transmit waveforms.
Transmit ping rate and sampling clock are generated from this board. The IDE portion of
the board provides the interfacing circuitry required to communicate between the
embedded processor and the SIB board set.
990-0000058-1000

Figure 3-3 Sub-Bottom Acquisition Board

Rev F
3
1
0
0
P
-
T
O
P
S
I
D
E
P
R
O
C
E
S
S
O
3
1
0
0
P
-
T
O
P
S
I
D
E
P
R
O
C
E
S
S
O
Page 21
R
R

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the Model 3100P Sub-bottom Sonar System and is the answer not in the manual?

Subscribe to Our Youtube Channel

Related Products for Edgetech Model 3100P Sub-bottom Sonar System

Table of Contents