Analog Devices AD9776A Manual page 30

Dual, 12-/14-/16-bit,1 gsps digital-to-analog converters
Hide thumbs Also See for AD9776A:
Table of Contents

Advertisement

AD9776A/AD9778A/AD9779A
Register
Register Name
Address
Sync Control
0x03
0x03
0x03
0x03
0x04
0x04
0x04
0x05
0x05
0x05
0x06
0x06
0x07
0x07
0x07
0x07
Bits
Parameter
7
DATACLK delay mode
6
Reserved
5:4
DATACLK Divide[1:0]
3:0
Data Timing Margin[3:0]
7:4
DATACLK Delay[3:0]
3:1
SYNC_O Divide[2:0]
0
SYNC_O Delay[4]
7:4
SYNC_O Delay[3:0]
3:1
SYNC_I Ratio[2:0]
0
SYNC_I Delay[4]
7:4
SYNC_I Delay[3:0]
3:0
SYNC_I Timing Margin[3:0]
7
SYNC_I enable
6
SYNC_O enable
5
SYNC_O triggering edge
4:0
Clock State[4:0]
Rev. B | Page 30 of 56
Function
0: manual data timing error detect mode.
1: automatic data timing error detect mode.
Should always be set to 1.
DATACLK output divider value.
00: divide by 1.
01: divide by 2.
10: divide by 4.
11: divide by 1.
Sets the timing margin required to prevent the
data timing error IRQ bit from being asserted.
Sets delay of REFCLK input to DATACLK output (see
Table 29 for details).
The frequency of the SYNC_O signal is equal to
f
/N, where N is set as follows:
DAC
000: N = 32.
001: N = 16.
010: N = 8.
011: N = 4.
100: N = 2.
101: N = 1.
110: N = undefined.
111: N = undefined.
The SYNC_O Delay[4:0] value programs the value
of the delay line of the SYNC_O signal. The delay of
SYNC_O is relative to REFCLK. The delay line
resolution is 80 ps per step.
00000: nominal delay.
00001: adds 80 ps delay to SYNC_O.
00010: adds 160 ps delay to SYNC_O.
...
11111: Adds 2480 ps delay to SYNC_O.
This value controls the number of SYNC_I input
pulses required to generate a synchronization
pulse (see Table 30 for details).
The SYNC_I Delay[4:0] value programs the value of
the delay line of the SYNC_I signal. The delay line
resolution is 80 ps per step.
00000: nominal delay.
00001: adds 80 ps delay to SYNC_I.
00010: adds 160 ps delay to SYNC_I.
...
11111: adds 2480 ps delay to SYNC_I.
1: enables the SYNC_I input.
1: enables the SYNC_O output.
0: SYNC_O changes on REFCLK falling edge.
1: SYNC_O changes on REFCLK rising edge.
This value determines the state of the internal
clock generation state machine upon
synchronization.
Default
0
0
00
0000
0000
000
0
0000
000
0
0000
0000
0
0
0
0

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the AD9776A and is the answer not in the manual?

Questions and answers

Subscribe to Our Youtube Channel

This manual is also suitable for:

Ad9778aAd9779a

Table of Contents