Cypress CY8CKIT-059 PSoC 5LP Prototyping Kit Manual page 27

Hide thumbs Also See for CY8CKIT-059 PSoC 5LP Prototyping Kit:
Table of Contents

Advertisement

4.2.5.3
Functionality of J8 and J9 Headers (KitProg)
The KitProg board contains two dual-inline headers (J8 and J9). These headers are both 1x7-pin-
headers, used to pull out several pins of PSoC 5LP to support advanced features like a low-speed
oscilloscope and a low-speed digital logic analyzer. This header also contains the KitProg bridge
pins that can be used when the two boards are separated.
The J8 and J9 headers support 100-mil spacing, so you can solder connectors to connect the
KitProg board to any development breadboard.
Figure 4-7. J8 and J9 Headers
Table 4-5. Pin Details of J9
KitProg GPIO Header (J9)
Pin
Signal
J9_01
VBUS
J9_02
GND
J9_03
P12.5
J9_04
P12.0
J9_05
P12.1
J9_06
P12.6
J9_07
P12.7
CY8CKIT-059 PSoC® 5LP Prototyping Kit Guide, Doc. #: 001-96498 Rev. *G
Description
Power
Ground
GPIO
GPIO/I2C_SCL
GPIO/I2C_SDA
GPIO/UART_RX
GPIO/UART_TX
Table 4-6. Pin Details of J8
KitProg GPIO Header (J8)
Pin
Signal
Description
J8_01
GND
Ground
J8_02
P3.0
GPIO
J8_03
P3.4
GPIO
J8_04
P3.5
GPIO
J8_05
P3.6
GPIO
J8_06
P0.0
GPIO
J8_07
P0.1
GPIO
Hardware
27

Hide quick links:

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the CY8CKIT-059 PSoC 5LP Prototyping Kit and is the answer not in the manual?

Questions and answers

Subscribe to Our Youtube Channel

This manual is also suitable for:

Cy8ckit-059

Table of Contents