Samsung S3C84I8 User Manual page 226

Table of Contents

Advertisement

SCF84I9/F84I9
SYSTEM CLOCK CONTROL REGISTER (CLKCON)
The system clock control register, CLKCON, is located in set 1, address D4H. It is read/write addressable and
has the following functions:
— Oscillator frequency divide-by value
After the main oscillator is activated, and the fxx/16 (the slowest clock speed) is selected as the CPU clock. If
necessary, you can then increase the CPU clock speed fxx/8, fxx/2, or fxx/1.
System Clock Control Register (CLKCON)
MSB
.7
.6
.5
Not used (must keep always 0)
NOTE:
The fxx can be generated by both main-system and
sub-system oscillator therefore while main-system
stops peripherals can be operated by sub-system.
Figure 7-4. System Clock Control Register (CLKCON)
D4H, Set 1, R/W
.4
.3
.2
Not used (must keep always 0)
Divide-by selection bits for
CPU clock frequency:
00 = f
/16
XX
01 = f
/8
XX
10 = f
/2
XX
11 = f
/1 (non-divided)
XX
.1
.0
LSB
CLOCK CIRCUIT
7-3

Advertisement

Table of Contents
loading

This manual is also suitable for:

S3c84i9S3f84i8S3f84i9

Table of Contents