8025I–AVR–02/09
Table 12-4
shows the COM0A1:0 bit functionality when the WGM02:0 bits are set to phase cor-
rect PWM mode.
Table 12-4.
Compare Output Mode, Phase Correct PWM Mode
COM0A1
COM0A0
0
0
0
1
1
0
1
1
Note:
1. A special case occurs when OCR0A equals TOP and COM0A1 is set. In this case, the Com-
pare Match is ignored, but the set or clear is done at TOP. See
page 128
for more details.
• Bits 5:4 – COM0B1:0: Compare Match Output B Mode
These bits control the Output Compare pin (OC0B) behavior. If one or both of the COM0B1:0
bits are set, the OC0B output overrides the normal port functionality of the I/O pin it is connected
to. However, note that the Data Direction Register (DDR) bit corresponding to the OC0B pin
must be set in order to enable the output driver.
When OC0B is connected to the pin, the function of the COM0B1:0 bits depends on the
WGM02:0 bit setting.
Table 12-5
are set to a normal or CTC mode (non-PWM).
Table 12-5.
Compare Output Mode, non-PWM Mode
COM0B1
COM0B0
0
0
0
1
1
0
1
1
Table 12-6
shows the COM0B1:0 bit functionality when the WGM02:0 bits are set to fast PWM
mode.
Table 12-6.
Compare Output Mode, Fast PWM Mode
COM0B1
COM0B0
0
0
0
1
1
0
1
1
Note:
1. A special case occurs when OCR0B equals TOP and COM0B1 is set. In this case, the Com-
pare Match is ignored, but the set or clear is done at TOP. See
for more details.
ATmega48P/88P/168P/328P
Description
Normal port operation, OC0A disconnected.
WGM02 = 0: Normal Port Operation, OC0A Disconnected.
WGM02 = 1: Toggle OC0A on Compare Match.
Clear OC0A on Compare Match when up-counting. Set OC0A on
Compare Match when down-counting.
Set OC0A on Compare Match when up-counting. Clear OC0A on
Compare Match when down-counting.
shows the COM0B1:0 bit functionality when the WGM02:0 bits
Description
Normal port operation, OC0B disconnected.
Toggle OC0B on Compare Match
Clear OC0B on Compare Match
Set OC0B on Compare Match
Description
Normal port operation, OC0B disconnected.
Reserved
Clear OC0B on Compare Match, set OC0B at BOTTOM,
(non-inverting mode)
Set OC0B on Compare Match, clear OC0B at BOTTOM,
(inverting mode).
(1)
"Phase Correct PWM Mode" on
(1)
"Fast PWM Mode" on page 101
107
Need help?
Do you have a question about the ATmega48PV and is the answer not in the manual?
Questions and answers