LSI LSI53C895A Technical Manual page 140

Pci to ultra2 scsi controller
Table of Contents

Advertisement

4-32
Register: 0x05
SCSI Transfer (SXFER)
Read/Write
7
TP[2:0]
0
0
Note:
When using Table Indirect I/O commands, bits [7:0] of this
register are loaded from the I/O data structure.
TP[2:0]
SCSI Synchronous Transfer Period
These bits determine the SCSI synchronous transfer
period used by the LSI53C895A when sending
synchronous SCSI data in either the initiator or target
mode. These bits control the programmable dividers in
the chip.
TP2
The synchronous transfer period the LSI53C895A should
use when transferring SCSI data is determined in the
following example:
The LSI53C895A is connected to a hard disk which can
transfer data at 10 Mbytes/s synchronously. The
LSI53C895A's SCLK is running at 40 MHz. The
synchronous transfer period
found as follows:
SXFERP = Period/SSCP + ExtCC
Period = 1 ÷ Frequency = 1 ÷ 10 Mbytes/s = 100 ns
SSCP = 1 ÷= SSCF = 1 ÷ 40 MHz = 25 ns
Registers
5
4
0
0
TP1
TP0
0
0
0
0
0
1
0
1
1
0
1
0
1
1
1
1
MO[4:0]
0
0
0
XFERP
0
4
1
5
0
6
1
7
0
8
1
9
0
10
1
11
(SCSI Transfer
0
0
[7:5]
(SXFER)) is

Advertisement

Table of Contents
loading

Table of Contents