Intel BV80605001914AG - Processor - 1 x Xeon X3430 Specification page 44

Specification update
Hide thumbs Also See for BV80605001914AG - Processor - 1 x Xeon X3430:
Table of Contents

Advertisement

AAO82.
Unpredictable PCI Behavior Accessing Non-existent Memory Space
Problem:
Locked instructions whose memory reference is split across cache line boundaries and
are aborted on PCI behind Intel® 5 Series Chipset and Intel® 3400 Series Chipset may
cause subsequent PCI writes to be unpredictable.
Implication:
Aborted split lock accesses to non existent PCI memory space behind Intel 5 Series
Chipset and Intel 3400 Series Chipset may cause PCI devices to subsequently become
inoperable until a platform reset. Intel has not observed this erratum with commercially
available software and has only observed this in a synthetic test environment.
Workaround:
None identified.
Status:
For the steppings affected, see the Summary Tables of Changes.
AAO83.
PECI MbxGet() Commands May Fail Several Times Before Passing
When Issued During Package C6
Problem:
PECI (Platform Environment Control Interface) MbxSend() requests may become
blocked when the processor is in package C6. This temporary blocking may cause
subsequent MbxGet() commands to result in the receipt of a bad write FCS (frame
checksum).
Implication:
Due to this erratum, as long as the host retries the MbxGet() command the results will
be delivered upon the subsequent exit from package C6, but this may take several
milliseconds depending on the platform or operating system.
Workaround:
PECI MbxGet() commands may need to be retried several times before successful
completion.
Status:
For the steppings affected, see the Summary Tables of Changes.
AAO84.
VM Exits Due to EPT Violations Do Not Record Information About Pre-
IRET NMI Blocking
Problem:
With certain settings of the VM-execution controls VM exits due to EPT violations set bit
12 of the exit qualification if the EPT violation was a result of an execution of the IRET
instruction that commenced with non-maskable interrupts (NMIs) blocked. Due to this
erratum, such VM exits will instead clear this bit.
Implication:
Due to this erratum, a virtual-machine monitor that relies on the proper setting of bit
12 of the exit qualification may deliver NMIs to guest software prematurely.
Workaround:
It is possible for the BIOS to contain a workaround for this erratum.
Status:
For the steppings affected, see the Summary Tables of Changes.
AAO85.
Intel® VT-d Receiving Two Identical Interrupt Requests May Corrupt
Attributes of Remapped Interrupt or Hang a Subsequent Interrupt-
Remap-Cache Invalidation Command
Problem:
If the Intel® VT-d (Intel® Virtualization Technology for Directed I/O) interrupt-
remapping hardware receives two identical back-to-back interrupt requests, then the
attributes of the remapped interrupt returned may be corrupted. This interrupt
sequence may also hang the system if the software executes a subsequent interrupt-
remap-cache invalidation command.
Implication:
This scenario may lead to unpredictable external interrupt behavior; or a subsequent
interrupt-remap-cache invalidation command submitted by software may hang.
Workaround:
A BIOS code change has been identified and may be implemented as a workaround for
this erratum.
Workaround:
44
Specification Update

Advertisement

Table of Contents
loading

This manual is also suitable for:

Bx80605x3440 - quad core xeon x3440Xeon 3400 series

Table of Contents