Figure 4-27. Gpctr0_Gate Signal Timing In Edge-Detection Mode; Gpctr0_Out Signal; Gpctr0_Up_Down Signal - National Instruments PCI-6110E/6111E User Manual

Multifunction i/o boards for pci bus computers
Table of Contents

Advertisement

GPCTR0_SOURCE
GPCTR0_OUT
(Pulse on TC)
GPCTR0_OUT
(Toggle output on TC)
© National Instruments Corporation
Figure 4-27 shows the timing requirements for the GPCTR0_GATE
signal.
Rising-edge
polarity
Falling-edge
polarity

Figure 4-27. GPCTR0_GATE Signal Timing in Edge-Detection Mode

GPCTR0_OUT Signal

This signal is available only as an output on the GPCTR0_OUT pin.
The GPCTR0_OUT signal reflects the terminal count (TC) of
general-purpose counter 0. You have two software-selectable output
options—pulse on TC and toggle output polarity on TC. The output
polarity is software selectable for both options. This output is set to
tri-state at startup. Figure 4-28 shows the timing of the GPCTR0_OUT
signal.
Figure 4-28. GPCTR0_OUT Signal Timing

GPCTR0_UP_DOWN Signal

This signal can be externally input on the DIO6 pin and is not available
as an output on the I/O connector. The general-purpose counter 0 will
count down when this pin is at a logic low and count up when it is at a
logic high. You can disable this input so that software can control the
up-down functionality and leave the DIO6 pin free for general use.
t
w
t
= 10 ns minimum
w
TC
4-31
Chapter 4
Signal Connections
PCI-6110E/6111E User Manual

Advertisement

Table of Contents
loading

This manual is also suitable for:

Daq pci-6110eDaq pci-6111e

Table of Contents