Ppc Slave Offset/Attribute (0, 1 And 2) Registers - Motorola MVME5100 Programmer's Reference Manual

Hide thumbs Also See for MVME5100:
Table of Contents

Advertisement

Hawk PCI Host Bridge & Multi-Processor Interrupt Controller

PPC Slave Offset/Attribute (0, 1 and 2) Registers

2
Address
Bit
Name
Operation
Reset
2-88
XSOFF0/XSATT0 - $FEFF0044
XSOFF1/XSATT1 - $FEFF004C
XSOFF2/XSATT2 - $FEFF0054
XSOFFx
R/W
$0000
The PPC Slave Offset Registers (XSOFF0, XSOFF1, and XSOFF2)
contains offset information associated with the mapping of PPC memory
space to PCI memory I/O space. The field within the XSOFFx registers is
defined as follows:
XSOFFx
PPC Slave Offset. This register contains a 16-bit offset
that is added to the upper 16 bits of the PPC address to
determine the PCI address used for transfers from the PPC
bus to PCI. This offset allows PCI resources to reside at
addresses that would not normally be visible from the
PPC bus.
The PPC Slave Attributes Registers (XSATT0, XSATT1, and XSATT2)
contain attribute information associated with the mapping of PPC memory
space to PCI memory I/O space. The bits within the XSATTx registers are
defined as follows:
REN
Read Enable. If set, the corresponding PPC Slave is
enabled for read transactions.
WEN
Write Enable. If set, the corresponding PPC Slave is
enabled for write transactions.
WPEN
Write Post Enable. If set, write posting is enable for the
corresponding PPC Slave.
R
$00
Computer Group Literature Center Web Site
XSATTx

Advertisement

Table of Contents
loading

Table of Contents