Programming - Aaeon GENE-CV05 Manual

Intel atom d2550/n2800/n2600 processor with lvds 10/100/1000base-txethernet 1 mini card, lpc 6 usb2.0, 6 com 2ch hd audio + 2w amplifier
Table of Contents

Advertisement

S u b C o m p a c t B o a r d
G E N E - C V 0 5
A.1 Programming
GENE-CV05 utilizes ITE 8783 chipset as its watchdog
timer controller. Below are the procedures to complete its
configuration and the AAEON initial watchdog timer
program is also attached based on which you can
develop customized program to fit your application.
Configuring Sequence Description
After the hardware reset or power-on reset, the ITE 8783 enters the
normal mode with all logical devices disabled except
KBC. The initial state (enable bit ) of this logical device (KBC) is
determined by the state of pin 121 (DTR1#) at the falling edge of
the system reset during power-on reset.
Appendix A Programming the Watchdog Timer A-2

Advertisement

Table of Contents
loading

Table of Contents