Data Register; Id Register; Gpocon Register - Analog Devices AD7195 Manual

4.8 khz, ultralow noise, 24-bit sigma-delta adc with pga and ac excitation
Table of Contents

Advertisement

Table 25. Channel Selection
Channel Enable Bits in the Configuration Register
CH7
CH6
CH5
1
1
1

DATA REGISTER

(RS2, RS1, RS0 = 0, 1, 1; Power-On/Reset = 0x000000)
The conversion result from the ADC is stored in this data register. This is a read-only, 24-bit register. On completion of a read operation
from this register, the RDY pin/bit is set. When the DAT_STA bit in the mode register is set to 1, the contents of the status register are
appended to each 24-bit conversion. This is advisable when several analog input channels are enabled because the three LSBs of the status
register (CHD2 to CHD0) identify the channel from which the conversion originated.

ID REGISTER

(RS2, RS1, RS0 = 1, 0, 0; Power-On/Reset = 0xA6)
The identification number for the AD7195 is stored in the ID register. This is a read-only register.

GPOCON REGISTER

(RS2, RS1, RS0 = 1, 0, 1; Power-On/Reset = 0x00)
The GPOCON register is an 8-bit register from which data can be read or to which data can be written. This register is used to enable the
general-purpose digital outputs.
Table 26 outlines the bit designations for the GPOCON register. GP0 through GP7 indicate the bit locations. GP denotes that the bits are
in the GPOCON register. GP7 denotes the first bit of the data stream. The number in parentheses indicates the power-on/reset default
status of that bit.
GP7
GP6
0
BPDSW(0)
Table 26. Register Bit Designations
Bit Location
Bit Name
GP7
0
GP 6
BPDSW
GP5 to GP0
0
Downloaded from
Elcodis.com
electronic components distributor
CH4
CH3
CH2
CH1
1
1
1
1
GP5
GP4
0
0
Description
This bit must be programmed with a Logic 0 for correct operation.
Bridge power-down switch control bit. This bit is s
BPDSW to AGND. The switch can sink up to 30 mA. The bit is cleared by the user to open the bridge power-
down switch. When the ADC is placed in power-down mode, the bridge power-down switch remains active.
These bits must be programmed with a Logic 0 for correct operation.
Channel Enabled
Positive Input
Negative Input
CH0
AIN(+)
AIN(−)
1
AIN1
AIN2
AIN3
AIN4
Temperature sensor
AIN2
AIN2
AIN1
AINCOM
AIN2
AINCOM
AIN3
AINCOM
AIN4
AINCOM
GP3
0
by the user to close the bridge power-down switch
et
Rev. 0 | Page 23 of 44
Status Register
Bits CHD[2:0]
000
001
010
011
100
101
110
111
GP2
GP1
0
0
AD7195
Calibration
Register Pair
0
1
None
0
0
1
2
3
GP0
0

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the AD7195 and is the answer not in the manual?

Questions and answers

This manual is also suitable for:

Ad7195bcpz

Table of Contents