Figure 7-6. Pcie Endpoint Connections Example - Nvidia Jetson Orin NX Series Product Manual

Table of Contents

Advertisement

Notes:
1. For Root Port operation, the mux should be set to output the SF_PCIE10_CLK signals. SoC
GP21 which is used for the mux select should be set low.
2. AC Capacitors required on RX lines on carrier board if connected directly to device. They
should not be on the carrier board if connected to PCIe connector, M.2 Key M, etc. In those
cases, the AC caps are on the board connected to those connectors.
3. See design guidelines for correct AC capacitor values.
4.
Specifications and
Figure 7-6 shows the x4 interface configured as Endpoint for the PCIe Endpoint connections.
Figure 7-6.
PCIe Endpoint Connections Example
SoC - PCIe
UPHY0
HS_UPHY0_L7_TX_N/P
HS_UPHY0_L7_RX_N/P
HS_UPHY0_L6_TX_N/P
HS_UPHY0_L6_RX_N/P
HS_UPHY0_L5_TX_N/P
HS_UPHY0_L5_RX_N/P
HS_UPHY0_L4_TX_N/P
HS_UPHY0_L4_RX_N/P
HS_UPHY0_REFCLK2_N/P
SF_PCIE4_CLK_N/P
See Note 1
PEX
GP185_PCIE_WAKE_N
Ctrl
GP183_PCIE4_CLKREQ_N
GP184_PCIE4_RST_N
Notes:
1. For Endpoint operation, the mux should be set to output the HS_UPHY2_REFCLK2 signals.
SoC GP21 which is used for the mux select should be set high.
2. AC capacitors required on RX lines on carrier board if connected directly to device. They
should not be on the carrier board if connected to PCIe connector, M.2 Key M, etc. In those
cases, the AC caps are on the board connected to those connectors.
3. See design guidelines for correct AC capacitor values.
PRELIMINARY INFORMATION
Jetson Orin NX Series and Jetson Orin Nano Series
Jetson
PCIE0_TX3_N/P
PCIE0_RX3_N/P
PCIE0_TX2_N/P
PCIE0_RX2_N/P
PCIE0_TX1_N/P
PCIE0_RX1_N/P
PCIE0_TX0_N/P
PCIE0_RX0_N/P
PCIE0_CLK_N/P
Mux
GP21
SEL
3.3V
PCIE_WAKE*
PCIE0_CLKREQ*
HS_UPHY0 _REFCLK2/
GP21
SF_PCIE4_CLK Mux Control
154/156
PCIe 0 Lane 3
155/157
148/150
PCIe 0 Lane 2
149/151
140/142
PCIe 0 Lane 1
137/139
134/136
PCIe 0 Lane 0
131/133
160/162
OD
179
180
OD
PCIE0_RST*
181
See Note 4
OD
USB and PCIe
See Note 2
PCIe 0 (Ctrl #4) –
PCIe x4 Endpoint
3V3_RP
3V3_EP
OD
PCIe 0 (Ctrl
#10) – PCIe
x4 Endpoint
DG-10931-001_v1.1 | 37

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

Jetson orin nano series

Table of Contents