Pin Header - Renesas RZ/V2N Hardware Manual

Secure type
Table of Contents

Advertisement

RZ/V2N Evaluation Board Kit (Secure type)
4.13

Pin Header

The CPU board of the V2NEVK has five pin headers. Their connection destinations are listed below.
Table 4.13-1
GPIO CN (J1) (Stacking Connection to EXP Board)
Pin No.
V2NEVK Connection Destination
1
+3.3 V (D3.3V)
3
+1.8 V (VDD_1G_1p8)
5
+1.8 V (S1.8V)
7
RZ/V2N (P00)
9
RZ/V2N (P01)
11
RZ/V2N (P02)
13
RZ/V2N (P03)
15
RZ/V2N (P04)
17
RZ/V2N (P05)
19
RZ/V2N (P06)
21
RZ/V2N (P07)
23
RZ/V2N (P10)
25
RZ/V2N (P11)
27
RZ/V2N (P12)
29
RZ/V2N (P13)
31
RZ/V2N (P14)
33
RZ/V2N (P15)
35
RZ/V2N (P20)
37
RZ/V2N (P21)
39
RZ/V2N (P30)
41
RZ/V2N (P31)
43
RZ/V2N (P32)
45
RZ/V2N (QRESN)
47
PMIC_PWRON
49
GND
R12UZ0157EJ0110
Rev.1.10
Feb 28, 2025
Pin No.
V2NEVK Connection Destination
2
GND
4
GND
6
GND
8
P00_LED
10
P01_LED
12
RZ/V2N (P33)
14
RZ/V2N (P34)
16
RZ/V2N (P35)
18
RZ/V2N (P36)
20
RZ/V2N (P37)
22
RZ/V2N (P40)
24
RZ/V2N (P41)
26
RZ/V2N (P11)
28
RZ/V2N (P43)
30
RZ/V2N (P44)
32
RZ/V2N (P45)
34
RZ/V2N (P46)
36
RZ/V2N (P47)
38
RZ/V2N (P50)
40
RZ/V2N (P51)
42
RZ/V2N (P52)
44
RZ/V2N (P53)
46
RZ/V2N (P54)
48
RZ/V2N (P55)
50
GND
4. Interface Specifications
Page 33 of 43

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the RZ/V2N and is the answer not in the manual?

Table of Contents