Features
■
Supports 133-MHz bus operations
■
1M x 36/2M x 18/512K x 72 common IO
■
3.3V core power supply
■
2.5V or 3.3V IO power supply
■
Fast clock-to-output times
❐
6.5 ns (133-MHz version)
■
Provide high-performance 2-1-1-1 access rate
■
User-selectable burst counter supporting Intel® Pentium®
interleaved or linear burst sequences
■
Separate processor and controller address strobes
■
Synchronous self-timed write
■
Asynchronous output enable
■
CY7C1441AV33, CY7C1443AV33 available in
JEDEC-standard Pb-free 100-pin TQFP package, Pb-free and
non-lead-free 165-ball FBGA package. CY7C1447AV33
available in Pb-free and non-lead-free 209-ball FBGA package
■
IEEE 1149.1 JTAG-Compatible Boundary Scan
■
"ZZ" Sleep Mode option
Selection Guide
Description
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
Note
1. For best-practices recommendations, please refer to the Cypress application note System Design Guidelines on www.cypress.com.
Cypress Semiconductor Corporation
Document #: 38-05357 Rev. *G
36-Mbit (1M x 36/2M x 18/512K x 72)
Functional Description
The CY7C1441AV33/CY7C1443AV33/CY7C1447AV33
3.3V, 1M x 36/2M x 18/512K x 72 Synchronous Flow-through
SRAMs, respectively designed to interface with high-speed
microprocessors with minimum glue logic. Maximum access
delay from clock rise is 6.5 ns (133-MHz version). A 2-bit on-chip
counter captures the first address in a burst and increments the
address automatically for the rest of the burst access. All
synchronous inputs are gated by registers controlled by a
positive-edge-triggered Clock Input (CLK). The synchronous
inputs include all addresses, all data inputs, address-pipelining
Chip Enable (CE
CE
), Burst Control inputs (ADSC, ADSP, and ADV), Write
3
Enables
Asynchronous inputs include the Output Enable (OE) and the ZZ
pin.
The CY7C1441AV33/CY7C1443AV33/CY7C1447AV33 allows
either interleaved or linear burst sequences, selected by the
MODE input pin. A HIGH selects an interleaved burst sequence,
while a LOW selects a linear burst sequence. Burst accesses
can be initiated with the Processor Address Strobe (ADSP) or the
cache Controller Address Strobe (ADSC) inputs. Address
advancement is controlled by the Address Advancement (ADV)
input.
Addresses and chip enables are registered at rising edge of
clock when either Address Strobe Processor (ADSP) or Address
Strobe Controller (ADSC) are active. Subsequent burst
addresses can be internally generated as controlled by the
Advance pin (ADV).
The CY7C1441AV33/CY7C1443AV33/CY7C1447AV33
operates from a +3.3V core power supply while all outputs may
operate with either a +2.5 or +3.3V supply. All inputs and outputs
are JEDEC-standard JESD8-5-compatible.
•
198 Champion Court
CY7C1443AV33,CY7C1447AV33
Flow-Through SRAM
), depth-expansion Chip Enables (CE
1
(BW
,
and
BWE),
and
x
133 MHz
100 MHz
6.5
310
120
,
•
San Jose
CA 95134-1709
CY7C1441AV33
[1]
are
and
2
Global
Write
(GW).
Unit
8.5
ns
290
mA
120
mA
•
408-943-2600
Revised May 09, 2008
[+] Feedback
Need help?
Do you have a question about the CY7C1443AV33 and is the answer not in the manual?
Questions and answers