Cypress Semiconductor CY7C1443AV33 Specification Sheet

36-mbit (1m x 36/2m x 18/512k x 72) flow-through sram

Advertisement

Quick Links

Features
Supports 133-MHz bus operations
1M x 36/2M x 18/512K x 72 common IO
3.3V core power supply
2.5V or 3.3V IO power supply
Fast clock-to-output times
6.5 ns (133-MHz version)
Provide high-performance 2-1-1-1 access rate
User-selectable burst counter supporting Intel® Pentium®
interleaved or linear burst sequences
Separate processor and controller address strobes
Synchronous self-timed write
Asynchronous output enable
CY7C1441AV33, CY7C1443AV33 available in
JEDEC-standard Pb-free 100-pin TQFP package, Pb-free and
non-lead-free 165-ball FBGA package. CY7C1447AV33
available in Pb-free and non-lead-free 209-ball FBGA package
IEEE 1149.1 JTAG-Compatible Boundary Scan
"ZZ" Sleep Mode option
Selection Guide
Description
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
Note
1. For best-practices recommendations, please refer to the Cypress application note System Design Guidelines on www.cypress.com.
Cypress Semiconductor Corporation
Document #: 38-05357 Rev. *G
36-Mbit (1M x 36/2M x 18/512K x 72)

Functional Description

The CY7C1441AV33/CY7C1443AV33/CY7C1447AV33
3.3V, 1M x 36/2M x 18/512K x 72 Synchronous Flow-through
SRAMs, respectively designed to interface with high-speed
microprocessors with minimum glue logic. Maximum access
delay from clock rise is 6.5 ns (133-MHz version). A 2-bit on-chip
counter captures the first address in a burst and increments the
address automatically for the rest of the burst access. All
synchronous inputs are gated by registers controlled by a
positive-edge-triggered Clock Input (CLK). The synchronous
inputs include all addresses, all data inputs, address-pipelining
Chip Enable (CE
CE
), Burst Control inputs (ADSC, ADSP, and ADV), Write
3
Enables
Asynchronous inputs include the Output Enable (OE) and the ZZ
pin.
The CY7C1441AV33/CY7C1443AV33/CY7C1447AV33 allows
either interleaved or linear burst sequences, selected by the
MODE input pin. A HIGH selects an interleaved burst sequence,
while a LOW selects a linear burst sequence. Burst accesses
can be initiated with the Processor Address Strobe (ADSP) or the
cache Controller Address Strobe (ADSC) inputs. Address
advancement is controlled by the Address Advancement (ADV)
input.
Addresses and chip enables are registered at rising edge of
clock when either Address Strobe Processor (ADSP) or Address
Strobe Controller (ADSC) are active. Subsequent burst
addresses can be internally generated as controlled by the
Advance pin (ADV).
The CY7C1441AV33/CY7C1443AV33/CY7C1447AV33
operates from a +3.3V core power supply while all outputs may
operate with either a +2.5 or +3.3V supply. All inputs and outputs
are JEDEC-standard JESD8-5-compatible.
198 Champion Court
CY7C1443AV33,CY7C1447AV33
Flow-Through SRAM
), depth-expansion Chip Enables (CE
1
(BW
,
and
BWE),
and
x
133 MHz
100 MHz
6.5
310
120
,
San Jose
CA 95134-1709
CY7C1441AV33
[1]
are
and
2
Global
Write
(GW).
Unit
8.5
ns
290
mA
120
mA
408-943-2600
Revised May 09, 2008
[+] Feedback

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the CY7C1443AV33 and is the answer not in the manual?

Questions and answers

Subscribe to Our Youtube Channel

Summary of Contents for Cypress Semiconductor CY7C1443AV33

  • Page 1: Functional Description

    Separate processor and controller address strobes ■ Synchronous self-timed write ■ Asynchronous output enable ■ CY7C1441AV33, CY7C1443AV33 available in JEDEC-standard Pb-free 100-pin TQFP package, Pb-free and non-lead-free 165-ball FBGA package. CY7C1447AV33 available in Pb-free and non-lead-free 209-ball FBGA package ■ IEEE 1149.1 JTAG-Compatible Boundary Scan ■...
  • Page 2 BYTE WRITE REGISTER WRITE REGISTER BYTE WRITE REGISTER BYTE WRITE REGISTER BYTE WRITE REGISTER ENABLE REGISTER SLEEP CONTROL Logic Block Diagram – CY7C1443AV33 (2Mx 18) ADDRESS A0,A1,A REGISTER MODE ADSC ADSP ,DQP WRITE REGISTER ,DQP WRITE REGISTER ENABLE REGISTER SLEEP CONTROL Document #: 38-05357 Rev.
  • Page 3 , DQP WRITE REGISTER , DQP WRITE REGISTER , DQP WRITE REGISTER ENABLE REGISTER SLEEP CONTROL Document #: 38-05357 Rev. *G CY7C1443AV33,CY7C1447AV33 A[1:0] BURST COUNTER AND LOGIC , DQP WRITE DRIVER , DQP WRITE DRIVER , DQP WRITE DRIVER , DQP BYTE “a”...
  • Page 4: Pin Configurations

    Pin Configurations CY7C1441AV33 (1Mx 36) Document #: 38-05357 Rev. *G CY7C1443AV33,CY7C1447AV33 Figure 1. 100-Pin TQFP Pinout CY7C1441AV33 CY7C1443AV33 (2M x 18) Page 4 of 31 [+] Feedback...
  • Page 5 165-ball FBGA (15 x 17 x 1.4 mm) Pinout NC/288M NC/144M NC/72M MODE NC/288M NC/144M NC/72M MODE Document #: 38-05357 Rev. *G CY7C1443AV33,CY7C1447AV33 CY7C1441AV33 (1M x 36) CY7C1443AV33 (2M x 18) CY7C1441AV33 ADSC ADSP NC/576M NC/1G ADSC ADSP NC/576M NC/1G Page 5 of 31 [+] Feedback...
  • Page 6 Pin Configurations (continued) 209-ball FBGA (14 x 22 x 1.76 mm) Pinout NC/72M Document #: 38-05357 Rev. *G CY7C1443AV33,CY7C1447AV33 CY7C1447AV33 (512K × 72) ADSP ADSC NC288M NC/144M NC/576M NC/1G MODE CY7C1441AV33 Page 6 of 31 [+] Feedback...
  • Page 7: Pin Definitions

    Input- Synchronous Input- Asynchronous Document #: 38-05357 Rev. *G CY7C1443AV33,CY7C1447AV33 Description Address Inputs Used to Select One of the Address Locations. Sampled at the rising edge of the CLK if ADSP or ADSC is active LOW, and CE and CE are sampled active.
  • Page 8 NC/72M, NC/144M, NC/288M, NC/576M NC/1G Document #: 38-05357 Rev. *G CY7C1443AV33,CY7C1447AV33 Description Bidirectional Data IO lines. As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by the addresses presented during the previous clock rise of the read cycle.
  • Page 9: Functional Overview

    OE. Burst Sequences The CY7C1441AV33/CY7C1443AV33/CY7C1447AV33 provides an on-chip two-bit wraparound burst counter inside the SRAM. The burst counter is fed by A linear or interleaved burst order. The burst order is determined by the state of the MODE input.
  • Page 10: Truth Table

    Device operation to ZZ ZZ recovery time ZZREC ZZ active to sleep current ZZ Inactive to exit sleep current RZZI Truth Table tThe truth table for CY7C1441AV33/CY7C1443AV33/CY7C1447AV33 follows. ADDRESS Cycle Description Used Deselected Cycle, Power down None Deselected Cycle, Power down...
  • Page 11 Write Bytes D, C, A (DQ , DQ , DQ , DQP Write All Bytes Write All Bytes Truth Table for Read/Write Function (CY7C1443AV33) Read Read Write Byte A - (DQ and DQP Write Byte B - (DQ and DQP...
  • Page 12: Tap Controller State Diagram

    IEEE 1149.1 Serial Boundary Scan (JTAG) The CY7C1441AV33/CY7C1443AV33/CY7C1447AV33 incor- porates a serial boundary scan test access port (TAP). This part is fully compliant with 1149.1. The TAP operates using JEDEC-standard 3.3V or 2.5V IO logic levels. CY7C1441AV33/CY7C1443AV33/CY7C1447AV33 contains a TAP controller, instruction register, boundary scan register, bypass register, and ID register.
  • Page 13 TAP controller must be moved into the Update-IR state. Document #: 38-05357 Rev. *G CY7C1443AV33,CY7C1447AV33 IDCODE The IDCODE instruction loads a vendor-specific, 32-bit code into the instruction register. It also places the instruction register between the TDI and TDO balls and shifts the IDCODE out of the device when the TAP controller enters the Shift-DR state.
  • Page 14 (TDI) Test Data-Out (TDO) Document #: 38-05357 Rev. *G CY7C1443AV33,CY7C1447AV33 instruction. When HIGH, it enables the output buffers to drive the output bus. When LOW, this bit places the output bus into a High-Z condition. This bit can be set by entering the SAMPLE/PRELOAD or EXTEST command, and then shifting the desired bit into that cell, during the “Shift-DR”...
  • Page 15 10. Test conditions are specified using the load in TAP AC test Conditions. t Document #: 38-05357 Rev. *G CY7C1443AV33,CY7C1447AV33 Description = 1 ns.
  • Page 16 Input Load Current Note 11. All voltages referenced to V (GND). Document #: 38-05357 Rev. *G CY7C1443AV33,CY7C1447AV33 2.5V TAP AC Test Conditions to 3.3V Input pulse levels... V Input rise and fall time ...1 ns Input timing reference levels... 1.25V Output reference levels ...
  • Page 17: Identification Codes

    Places the bypass register between TDI and TDO. This operation does not affect SRAM operations. Note 12. Bit #24 is “1” in the ID Register Definitions for both 2.5V and 3.3V versions of this device. Document #: 38-05357 Rev. *G CY7C1443AV33,CY7C1447AV33 CY7C1443AV33 CY7C1447AV33 (2M x 18) (512K x 72)
  • Page 18 165-ball FBGA Boundary Scan Order CY7C1441AV33 (1M x 36), CY7C1443AV33 (2M x 18) Bit # Ball ID Bit # Notes 13. Balls which are NC (No Connect) are preset LOW. 14. Bit# 89 is preset HIGH. Document #: 38-05357 Rev. *G...
  • Page 19: Maximum Ratings

    +1.5V (Pulse width less than t 16. T : Assumes a linear ramp from 0V to V Power-up Document #: 38-05357 Rev. *G CY7C1443AV33,CY7C1447AV33 DC Input Voltage ... –0.5V to V Current into Outputs (LOW)... 20 mA Static Discharge Voltage... >2001V (per MIL-STD-883, Method 3015) Latch-up Current...
  • Page 20: Thermal Resistance

    = 50Ω = 1.25V Note 17. Tested initially and after any design or process change that may affect these parameters Document #: 38-05357 Rev. *G CY7C1443AV33,CY7C1447AV33 100 TQFP Test Conditions = 25°C, f = 1 MHz, = 3.3V = 2.5V...
  • Page 21: Switching Characteristics

    22. Timing reference level is 1.5V when V = 3.3V and is 1.25V when V 23. Test conditions shown in (a) of AC Test Loads unless otherwise noted. Document #: 38-05357 Rev. *G CY7C1443AV33,CY7C1447AV33 Description [18] [19, 20, 21] [19, 20, 21]...
  • Page 22: Timing Diagrams

    Q(A1) High-Z t CDV Single READ Note 24. On this diagram, when CE is LOW: CE is LOW, CE Document #: 38-05357 Rev. *G CY7C1443AV33,CY7C1447AV33 [24] Figure 3. Read Cycle Timing t ADS t ADH ADVH ADVS ADV suspends burst...
  • Page 23 Single WRITE Note 25. Full width write can be initiated by either GW LOW; or by GW HIGH, BWE LOW and BW Document #: 38-05357 Rev. *G CY7C1443AV33,CY7C1447AV33 [24, 25] Figure 4. Write Cycle Timing ADSC extends burst ADV suspends burst...
  • Page 24 26. The data bus (Q) remains in high-Z following a WRITE cycle, unless a new read access is initiated by ADSP or ADSC. 27. GW is HIGH Document #: 38-05357 Rev. *G CY7C1443AV33,CY7C1447AV33 [24, 26, 27] Figure 5. Read/Write Cycle Timing...
  • Page 25 28. Device must be deselected when entering ZZ mode. See Cycle Descriptions table for all possible signal conditions to deselect the device. 29. DQs are in high-Z when exiting ZZ sleep mode. Document #: 38-05357 Rev. *G CY7C1443AV33,CY7C1447AV33 [28, 29] Figure 6. ZZ Mode Timing...
  • Page 26: Ordering Information

    (MHz) Ordering Code Diagram CY7C1441AV33-133AXC 51-85050 100-Pin Thin Quad Flat Pack (14 x 20 x 1.4 mm) Pb-free CY7C1443AV33-133AXC CY7C1441AV33-133BZC 51-85165 165-ball Fine-Pitch Ball Grid Array (15 x 17 x 1.4 mm) CY7C1443AV33-133BZC CY7C1441AV33-133BZXC 51-85165 165-ball Fine-Pitch Ball Grid Array (15 x 17 x 1.4 mm) Pb-free...
  • Page 27: Package Diagrams

    0.20 MAX. 0.25 GAUGE PLANE R 0.08 MIN. 0°-7° 0.20 MAX. 0.60±0.15 0.20 MIN. 1.00 REF. DETAIL Document #: 38-05357 Rev. *G CY7C1443AV33,CY7C1447AV33 16.00±0.20 14.00±0.10 0.30±0.08 0.65 TYP. SEATING PLANE STAND-OFF 0.05 MIN. NOTE: 0.15 MAX. 1. JEDEC STD REF MS-026 2.
  • Page 28 (continued) Figure 2. 165-ball FBGA (15 x 17 x 1.4 mm) (51-85165) TOP VIEW PIN 1 CORNER SEATING PLANE Document #: 38-05357 Rev. *G CY7C1443AV33,CY7C1447AV33 0.15(4X) CY7C1441AV33 PIN 1 CORNER BOTTOM VIEW Ø0.05 M C Ø0.25 M C A B Ø0.45±0.05(165X)
  • Page 29 CY7C1441AV33 CY7C1443AV33,CY7C1447AV33 Package Diagrams (continued) Figure 3. 209-ball FBGA (14 x 22 x1.76 mm) (51-85167) 51-85167-** Document #: 38-05357 Rev. *G Page 29 of 31 [+] Feedback...
  • Page 30 Document History Page Document Title: CY7C1441AV33/CY7C1443AV33/CY7C1447AV33 36-Mbit (1M x 36/2M x 18/512K x 72) Flow-Through SRAM Document Number: 38-05357 REV. ECN NO. Issue Date 124459 03/06/03 254910 See ECN 300131 See ECN 320813 See ECN 331551 See ECN Document #: 38-05357 Rev. *G CY7C1443AV33,CY7C1447AV33 Orig.
  • Page 31 Document Title: CY7C1441AV33/CY7C1443AV33/CY7C1447AV33 36-Mbit (1M x 36/2M x 18/512K x 72) Flow-Through SRAM Document Number: 38-05357 REV. ECN NO. Issue Date 417547 See ECN 473650 See ECN 2447027 See ECN VKN/AESA Corrected typo in the Ordering Information table © Cypress Semiconductor Corporation, 2003-2008. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product.

This manual is also suitable for:

Cy7c1441av33Cy7c1447av33

Table of Contents

Save PDF