Figure 1-1-1: The Schematic Diagram of the AXU5EVB-E
Through this diagram, you can see the interfaces and functions that the
AXU5EVB-E FPGA Development Board contains:
ACU5EV core board
It consists of ZU5EV +4GB DDR4 (PS) +1GB DDR4 (PL) +8GB eMMC
FLASH + 256Mb QSPI FLASH, and there are 2 crystal oscillators to
provide the clock, a single-ended 33.3333MHz crystal oscillator for the
PS system, and a differential 200MHz crystal oscillator for the PL logic
DDR reference clock.
M.2 Interface
1 PCIEx1 standard M.2 interface, used to connect M.2 SSD solid state
drives, with a communication speed of up to 6Gbps.
DP Output Interface
1 standard Display Port output display interface, used for video image
display. Supports up to 4K@30Hz or 1080P@60Hz output
7 / 58
AXU5EVB-E User Manual
www.alinx.com
Need help?
Do you have a question about the ZYNQUltraScale+ AXU5EVB-E and is the answer not in the manual?