INPUT SYNCHRONIZATION
A synchronization failure can occur when the output of the first latch does not meet the setup and
hold requirements of the input of the second latch. The rate of failure is determined by the actual
size of the sampling window of the data latch and by the amount of time between the strobe sig-
nals of the two latches. As the sampling window gets smaller, the number of times an asynchro-
nous transition occurs during the sampling window drops.
B.2
ASYNCHRONOUS PINS
The 80C186EA/80C188EA inputs that use the two-stage synchronization circuit are T0IN, T1IN,
NMI, TEST/BUSY, INT3:0, HOLD, DRQ0 and DRQ1.
B-2