Pci Clock Layout; Sdram Clock Layout - Intel 440GX Design Manual

Agpset
Table of Contents

Advertisement

2.9.6.3

PCI Clock Layout

PCI clock nets should be routed a point-to-point connections with a 22 Ohm series resistor that is to
be placed as close to the output pins on the clock driver as possible (<0.5"). Layout guidelines:
Match trace lengths to the longest trace.
Clock chip - PCI connector
Clock chip - PIIX4E
Clock chip -440GX
2.9.6.4

SDRAM Clock Layout

Series Termination: No series termination is required for the SDRAM clocks between the CKBF
and the DIMMs. For DCLKO (between 82443GX and CKBF), two termination resistors are
required: A 22 Ohm series resistor located at the driver, and a 47 Ohm series resistor located at the
receiver.
Layout guidelines:
440GX - CKBF (DLKO)
CKBF - DIMM (SDRAM Clocks)
CKBF - 82443GX (DCLKWR)
Note: A single clock output from CKBF is used to drive DCLKWR at the 82443GX. The single clock net
should be "T"d as close as possible to the 82443GX. An additional capacitive load of 20pF is also
required. The capacitor should also be located as close to the 82443GX as possible.
The 82443GX does not have an internal connection for pin AB22. Existing designs connected
DCLKWR & AB22 nets on the motherboard. Since the 82443GX does not have an internal
connection for pin AB22, it will cause a slightly reduced load capacitance on the net. To avoid
additional clock skew on existing designs, a discrete capacitor larger than the 20pF capacitor
recommended may be required.
®
Intel
440GX AGPset Design Guide
Net
Trace length
H + 4.8"
H + 7.3"
H + 7.3"
Net
Motherboard Layout and Routing Guidelines
min
1.0"
1.0"
1.0"
Trace Length
Min
NA
1.0"
A
1.0"
A+2.5"
3.5"5.5"
max
Substrate
12.5"
2.5"
15.0"
NA
15.0"
NA
Max
Cap
10.0"
NA
3.0"
NA
20pF
2-33

Advertisement

Table of Contents
loading

Table of Contents