Electronic Specifications; Memory Map; Interrupts - Gateway E-9232T User Manual

Gateway server user manual
Table of Contents

Advertisement

Electronic specifications

Memory map

Interrupts

The following table reflects a typical configuration, but you can change these interrupts. Use this
information to determine how to program each interrupt. The actual interrupt map is defined
using configuration registers in the ICH5-R (I/O controller). I/O Redirection Registers in the I/O
APIC are provided for each interrupt signal. The signals define hardware interrupt signal
characteristics for APIC messages sent to local APIC(s).
physically unplug the IDE cable from the system board. Simply disabling the drive by
configuring the BIOS does not make the interrupt available.
I
66
APPENDIX A: Server Specifications
Address Range (hex)
0 to 07FFFFh
0A0000h to 0BFFFFh
0C0000h and 0DFFFFh
0E0000h to 0FFFFFh
0E0000h to 0EFFFFh
FC000000h to FFFFFFFFh
Important
If you disable an IDE controller to free the interrupt for that controller, you must
Interrupt
Description
IRQ0
Timer/counter, HPET #0 in legacy
replacement Mode. In APIC mode, cascade
from 8259 controller 1
IRQ1
Keyboard controller
IRQ2
Slave controller INTR output. In APIC mode
Timer/counter, HPET #0
IRQ3
Serial port A
IRQ4
Serial port B
IRQ5
Parallel port
IRQ6
Diskette controller
IRQ8
Real-time clock/HPET#1 in legacy
replacement mode
IRQ9
Generic, Option for SCI
IRQ10
Generic, Option for SCI
IRQ11
HPET #2, option for SCSI, TCO
IRQ12
Mouse controller
IRQ13
System interrupt/FERR
Amount
Function
640 KB
DOS region, base system memory
128 KB
Video or SMM memory
128 KB
Expansion card BIOS and buffer area
128 KB
System BIOS
2 MB
Extended system BIOS
64 MB
PCI memory space

Advertisement

Table of Contents
loading

Table of Contents

Save PDF