Xilinx Virtex-6 FPGA Getting Started Manual page 43

Connectivity kit
Hide thumbs Also See for Virtex-6 FPGA:
Table of Contents

Advertisement

6.
7.
X-Ref Target - Figure 36
Virtex-6 FPGA Connectivity Kit Getting Started
UG664 (v1.4) July 6, 2011
d. After successful implementation of the design, a results folder with these FPGA
programming files is generated:
-
FPGA programming bit file: <filename>.bit (in this case, it is
v6_pcie_10Gdma_ddr3_xaui.bit)
SPI x4 flash programming MCS file: <filename>.mcs (in this case, it is
-
ML605.mcs)
Program the FPGA:
a.
If the ML605 board is still plugged into the PC system, shut down the PC system
and remove the ML605 board.
b. To program the FPGA using Platform Flash, refer to the jumper settings detailed in
step 4
of
Hardware Demonstration Setup Instructions, page
c.
For all other ML605 switch and jumper settings, keep them at the factory default
configuration as indicated in UG534, ML605 Hardware User Guide.
Set up the board:
a.
Connect the mini USB cable to the USB-JTAG connector as shown in
other end of the USB cable is connected to the PC system or laptop on which the
Xilinx design tools were installed.
b. Power off the ML605 board (the power switch should be towards the bracket
edge). Use the included wall power adapter to provide 12V power to the 6-pin
connector. Power on the ML605 board.
Figure 36: Setting Up the Board
www.xilinx.com
Modifying the Virtex-6 FPGA Targeted Reference Design
12.
Figure
36. The
UG664_37_011610
43

Advertisement

Table of Contents
loading

Table of Contents