Advantech AIMB-215 User Manual page 69

Intel celeron j1900/n2930/ n2807 mini-itx with vga/lvds/ dp++ (edp), 6 com, dual lan, 10 usb, 2 mini-pcie, and pcie x1
Table of Contents

Advertisement

LTR Mechanism Enable
If supported by the hardware and set to "Enabled", the Latency Tolerance
Reporting (LTR) mechanism will be activated.
End-End TLP Prefix Blocking
If supported by the hardware and set to "Enabled", this function blocks the for-
warding of TLPs that contain End-End TLP Prefixes.
PCI Express Gen2 Link Register Settings
Target Link Speed
If supported by the hardware and set to "Force to 2.5 GT/s" to downstream
ports, users can determine the upper limit link operation speed by restricting the
values specified by the upstream component in its training sequences. When
the "Auto" option is selected, HW-initialized data will be used.
Clock Power Management
If supported by the hardware and set to "Enabled", the device is permitted to
use CLKREQ# signals to manage the link clock power according to the protocol
defined in an appropriate form factor specification.
Compliance SOS
If supported by the hardware and set to "Enabled", this option forces the LTSSM
to send SKP-ordered sets between sequences when sending compliance pat-
terns or modified compliance patterns.
Hardware Autonomous Width
If supported by the hardware and set to "Disabled", the ability to alter the link
width using the hardware is disabled, except by reducing the size to correct
unstable link operation.
Hardware Autonomous Speed
If supported by the hardware and set to "Disabled", the ability to alter link speed
using the hardware is disabled, except by reducing the speed to correct unsta-
ble link operation.
57
AIMB-215 User Manual

Advertisement

Table of Contents
loading

Table of Contents