Intel BX80562QX6700 - Core 2 Extreme 2.66 GHz Processor Datasheet page 63

Data sheet
Table of Contents

Advertisement

Land Listing and Signal Descriptions
Table 25.
Signal Description (Sheet 2 of 9)
Name
BPM[5:0]#
BPMb[3:0]#
BPRI#
BR0#
BSEL[2:0]
COMP8
COMP[3:0]
Datasheet
Type
BPM[5:0]# and BPMb[3:0]# (Breakpoint Monitor) are breakpoint
and performance monitor signals. They are outputs from the
processor which indicate the status of breakpoints and
programmable counters used for monitoring processor
performance. BPM[5:0]# and BPMb[3:0]# should connect the
appropriate pins/lands of all processor FSB agents. BPM[3:0]# are
associated with core 0. BPMb[3:0]# are associated with core 1.
Input/
BPM4# provides PRDY# (Probe Ready) functionality for the TAP
Output
port. PRDY# is a processor output used by debug tools to determine
processor debug readiness.
BPM5# provides PREQ# (Probe Request) functionality for the TAP
port. PREQ# is used by debug tools to request debug operation of
the processor.
These signals do not have on-die termination. Refer to
for termination requirements.
BPRI# (Bus Priority Request) is used to arbitrate for ownership of
the processor FSB. It must connect the appropriate pins/lands of all
processor FSB agents. Observing BPRI# active (as asserted by the
Input
priority agent) causes all other agents to stop issuing new requests,
unless such requests are part of an ongoing locked operation. The
priority agent keeps BPRI# asserted until all of its requests are
completed, then releases the bus by de-asserting BPRI#.
BR0# drives the BREQ0# signal in the system and is used by the
processor to request the bus. During power-on configuration this
Input/
signal is sampled to determine the agent ID = 0.
Output
This signal does not have on-die termination and must be
terminated.
The BCLK[1:0] frequency select signals BSEL[2:0] are used to
select the processor input clock frequency.
possible combinations of the signals and the frequency associated
Output
with each combination. The required frequency is determined by the
processor, chipset and clock synthesizer. All agents must operate at
the same frequency. For more information about these signals,
including termination recommendations refer to
COMP[3:0] and COMP8 must be terminated to V
Analog
board using precision resistors.
Description
Table 16
defines the
Section
on the system
SS
Section 2.5.2
2.7.2.
63

Hide quick links:

Advertisement

Table of Contents
loading

Table of Contents