Sysclk And Sysclk# Dc Characteristics; Figure 10. Sysclk And Sysclk# Differential Clock Signals; Table 11. Sysclk And Sysclk# Dc Characteristics - AMD Sempron 10 Datasheet

Processor with 256k l2 cache
Table of Contents

Advertisement

31994A —1 August 2004
7.9

SYSCLK and SYSCLK# DC Characteristics

Table 11. SYSCLK and SYSCLK# DC Characteristics

Symbol
Crossing before transition is detected (DC)
V
Threshold-DC
Crossing before transition is detected (AC)
V
Threshold-AC
Leakage current through P-channel pullup to V
I
LEAK_P
Leakage current through N-channel pulldown to VSS (Ground)
I
LEAK_N
Differential signal crossover
V
CROSS
C
Capacitance *
PIN
Note:
* The following processor inputs have twice the listed capacitance because they connect to two input pads—SYSCLK and SYSCLK#.
SYSCLK connects to CLKIN/RSTCLK. SYSCLK# connects to CLKIN#/RSTCLK#.
Chapter 7
AMD Sempron™ Processor Model 10 with 256K L2 Cache Data Sheet
Table 11 shows the DC characteristics of the SYSCLK and
SYSCLK# differential clocks. The SYSCLK signal represents
CLKIN and RSTCLK tied together while the SYSCLK# signal
represents CLKIN# and RSTCLK# tied together. For more
information about SYSCLK and SYSCLK#, see "SYSCLK and
S Y S C L K # " o n p a g e 7 3 a n d Ta b l e 1 9 , " P i n N a m e
Abbreviations," on page 52.
Description
Figure 10 shows the DC characteristics of the SYSCLK and
SYSCLK# signals.
V
CROSS

Figure 10. SYSCLK and SYSCLK# Differential Clock Signals

Electrical Data
Min
400
450
–1
CC_CORE
4
V
= 400 mV
Threshold-DC
Max
Units
mV
mV
mA
1
mA
V
CC_CORE
±
mV
----------------------- -
100
2
25 *
pF
V
= 450 mV
Threshold-AC
31

Advertisement

Table of Contents
loading

Table of Contents