Cypress Semiconductor ISR 37000 CPLD Specification Sheet

5v, 3.3v, isr high-performance cplds

Advertisement

Features
• In-System Reprogrammable™ (ISR™) CMOS CPLDs
— JTAG interface for reconfigurability
— Design changes do not cause pinout changes
— Design changes do not cause timing changes
• High density
— 32 to 512 macrocells
— 32 to 264 I/O pins
— Five dedicated inputs including four clock pins
• Simple timing model
— No fanout delays
— No expander delays
— No dedicated vs. I/O pin delays
— No additional delay through PIM
— No penalty for using full 16 product terms
— No delay for steering or sharing product terms
• 3.3V and 5V versions
[1]
• PCI-compatible
• Programmable bus-hold capabilities on all I/Os
• Intelligent product term allocator provides:
— 0 to 16 product terms to any macrocell
— Product term steering on an individual basis
— Product term sharing among local macrocells
• Flexible clocking
— Four synchronous clocks per device
— Product term clocking
— Clock polarity control per logic block
• Consistent package/pinout offering across all densities
— Simplifies design migration
— Same pinout for 3.3V and 5.0V devices
• Packages
— 44 to 400 leads in PLCC, CLCC, PQFP, TQFP, CQFP,
BGA, and Fine-Pitch BGA packages
— Lead (Pb)-free packages available
Note:
1. Due to the 5V-tolerant nature of 3.3V device I/Os, the I/Os are not clamped to V
Cypress Semiconductor Corporation
Document #: 38-03007 Rev. *E
5V, 3.3V, ISR™ High-Performance CPLDs

General Description

The Ultra37000™ family of CMOS CPLDs provides a range of
high-density programmable logic solutions with unparalleled
system performance. The Ultra37000 family is designed to
bring the flexibility, ease of use, and performance of the 22V10
to high-density CPLDs. The architecture is based on a number
of logic blocks that are connected by a Programmable Inter-
connect Matrix (PIM). Each logic block features its own
product term array, product term allocator, and 16 macrocells.
The PIM distributes signals from the logic block outputs and all
input pins to the logic block inputs.
All of the Ultra37000 devices are electrically erasable and
In-System Reprogrammable (ISR), which simplifies both
design and manufacturing flows, thereby reducing costs. The
ISR feature provides the ability to reconfigure the devices
without having design changes cause pinout or timing
changes. The Cypress ISR function is implemented through a
JTAG-compliant serial interface. Data is shifted in and out
through the TDI and TDO pins, respectively. Because of the
superior routability and simple timing model of the Ultra37000
devices, ISR allows users to change existing logic designs
while
maintaining system performance.
The entire family features JTAG for ISR and boundary scan,
and is compatible with the PCI Local Bus specification,
meeting the electrical and timing requirements. The
Ultra37000 family features user programmable bus-hold
capabilities on all I/Os.
Ultra37000 5.0V Devices
The Ultra37000 devices operate with a 5V supply and can
support 5V or 3.3V I/O levels. V
capability of interfacing to either a 5V or 3.3V bus. By
connecting the V
on the outputs. If V
meet 3.3V JEDEC standard CMOS levels and are 5V tolerant.
These devices require 5V ISR programming.
Ultra37000V 3.3V Devices
Devices operating with a 3.3V supply require 3.3V on all V
pins, reducing the device's power consumption. These
devices support 3.3V JEDEC standard CMOS output levels,
and are 5V-tolerant. These devices allow 3.3V ISR
programming.
, PCI V
CC
3901 North First Street
Ultra37000 CPLD Family
simultaneously
fixing
pinout
CCO
pins to 5V the user insures 5V TTL levels
CCO
is connected to 3.3V the output levels
CCO
= 2V.
IH
,
San Jose
CA 95134
Revised March 7, 2004
assignments
and
connections provide the
CCO
408-943-2600
[+] Feedback

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the ISR 37000 CPLD and is the answer not in the manual?

Questions and answers

Summary of Contents for Cypress Semiconductor ISR 37000 CPLD

  • Page 1: General Description

    Features • In-System Reprogrammable™ (ISR™) CMOS CPLDs — JTAG interface for reconfigurability — Design changes do not cause pinout changes — Design changes do not cause timing changes • High density — 32 to 512 macrocells — 32 to 264 I/O pins —...
  • Page 2: Selection Guide

    Selection Guide 5.0V Selection Guide General Information Device Macrocells CY37032 CY37064 CY37128 CY37192 CY37256 CY37384 CY37512 Speed Bins Device CY37032 CY37064 CY37128 CY37192 CY37256 CY37384 CY37512 Device-Package Offering and I/O Count Device Lead Lead Lead TQFP PLCC CLCC CY37032 CY37064 CY37128 CY37192 CY37256...
  • Page 3 Speed Bins Device CY37032V CY37064V CY37128V CY37192V CY37256V CY37384V CY37512V Device-Package Offering and I/O Count Device CY37032V CY37064V CY37128V CY37192V CY37256V CY37384V CY37512V Architecture Overview of Ultra37000 Family Programmable Interconnect Matrix The PIM consists of a completely global routing matrix for signals from I/O pins and feedbacks from the logic blocks.
  • Page 4 FROM 72 x 87 PRODUCT TERM ARRAY Figure 1. Logic Block with 50% Buried Macrocells Low-Power Option Each logic block can operate in high-speed mode for critical path performance, or in low-power mode for power conser- vation. The logic block mode is set by the user on a logic block by logic block basis.
  • Page 5 The buried macrocell also supports input register capability. The buried macrocell can be configured to act as an input register (D-type or latch) whose input comes from the I/O pin associated with the neighboring macrocell. The output of all buried macrocells is sent directly to the PIM regardless of its configuration.
  • Page 6 FROM CLOCK POLARITY MUXES INPUT/CLOCK PIN FROM CLOCK POLARITY INPUT CLOCK PINS C8 C9 Clocking Each I/O and buried macrocell has access to four synchronous clocks (CLK0, CLK1, CLK2 and CLK3) as well as an asynchronous product term clock PTCLK. Each input macrocell has access to all four synchronous clocks.
  • Page 7 COMBINATORIAL SIGNAL = 6.5 ns INPUT REGISTERED SIGNAL = 3.5 ns D,T,L INPUT CLOCK Figure 5. Timing Model for CY37128 JTAG and PCI Standards PCI Compliance 5V operation of the Ultra37000 is fully compliant with the PCI Local Bus Specification published by the PCI Special Interest Group.
  • Page 8 The third programming option for Ultra37000 devices is to utilize the embedded controller or processor that already exists in the system. The Ultra37000 ISR software assists in this method by converting the device JEDEC maps into the ISR serial stream that contains the ISR instruction information and the addresses and data of locations to be programmed.
  • Page 9 Logic Block Diagrams CY37032/CY37032V 16 I/Os −I/O CY37064/CY37064V 16 I/Os -I/O 16 I/Os -I/O JTAG Tap Controller Document #: 38-03007 Rev. *E Clock/ Input Input LOGIC LOGIC BLOCK BLOCK Clock/ Input Input LOGIC BLOCK LOGIC BLOCK Ultra37000 CPLD Family JTAG Tap Controller JTAG 16 I/Os...
  • Page 10 Logic Block Diagrams (continued) CY37128/CY37128V 16 I/Os –I/O 16 I/Os –I/O 16 I/Os –I/O 16 I/Os –I/O CY37192/CY37192V 10 I/Os –I/O 10 I/Os –I/O 10 I/Os –I/O 10 I/Os –I/O 10 I/Os –I/O 10 I/Os –I/O JTAG Tap Controller Document #: 38-03007 Rev. *E CLOCK INPUTS INPUTS...
  • Page 11 Logic Block Diagrams (continued) CY37256/CY37256V 12 I/Os −I/O 12 I/Os −I/O 12 I/Os −I/O 12 I/Os −I/O 12 I/Os −I/O 12 I/Os −I/O 12 I/Os −I/O 12 I/Os −I/O JTAG Tap Controller Document #: 38-03007 Rev. *E Ultra37000 CPLD Family Clock/ Input Input...
  • Page 12 Logic Block Diagrams (continued) CY37384/CY37384V 12 I/Os −I/O 12 I/Os −I/O 12 I/Os −I/O 12 I/Os −I/O 12 I/Os −I/O 12 I/Os −I/O 12 I/Os −I/O 12 I/Os −I/O JTAG Tap Controller Document #: 38-03007 Rev. *E Ultra37000 CPLD Family Clock/ Input Input...
  • Page 13 Logic Block Diagrams (continued) CY37512/CY37512V 12 I/Os −I/O 12 I/Os −I/O 12 I/Os −I/O 12 I/Os −I/O 12 I/Os −I/O 12 I/Os −I/O 12 I/Os −I/O 12 I/Os −I/O 12 I/Os −I/O 12 I/Os −I/O 12 I/Os −I/O JTAG Tap Controller Document #: 38-03007 Rev.
  • Page 14: Device Electrical Characteristics

    5.0V Device Characteristics Maximum Ratings (Above which the useful life may be impaired. For user guide- lines, not tested.) Storage Temperature ... –65°C to +150°C Ambient Temperature with Power Applied... –55°C to +125°C Supply Voltage to Ground Potential ... –0.5V to +7.0V Operating Range Range Ambient Temperature...
  • Page 15 Inductance Parameter Description Test Conditions Maximum Pin = 5.0V Inductance at f = 1 MHz Capacitance Parameter Description Input/Output Capacitance Clock Signal Capacitance Dual-Function Pins Endurance Characteristics Parameter Description Minimum Reprogramming Cycles 3.3V Device Characteristics Maximum Ratings (Above which the useful life may be impaired. For user guide- lines, not tested.) Storage Temperature ...
  • Page 16 Inductance Parameter Description Test Conditions Maximum Pin = 3.3V Inductance at f = 1 MHz Capacitance Parameter Description Input/Output Capacitance Clock Signal Capacitance Dual Functional Pins Endurance Characteristics Parameter Description Minimum Reprogramming Cycles AC Characteristics 5.0V AC Test Loads and Waveforms 238Ω...
  • Page 17: Switching Characteristics

    [11] Parameter 1.5V ER(–) 2.6V ER(+) 1.5V EA(+) EA(–) Switching Characteristics Over the Operating Range Parameter Combinatorial Mode Parameters [13, 14, 15] Input to Combinatorial Output [13, 14, 15] Input to Output Through Transparent Input or Output Latch [13, 14, 15] Input to Output Through Transparent Input and Output Latches PDLL [13, 14, 15]...
  • Page 18 Switching Characteristics Over the Operating Range (continued) Parameter Product Term Clocking Parameters [13, 14, 15] Product Term Clock or Latch Enable (PTCLK) to Output COPT Set-Up Time from Input to Product Term Clock or Latch Enable (PTCLK) Register or Latch Data Hold Time [13] Set-Up Time for Buried Register used as an Input Register from Input to Product Term Clock or ISPT...
  • Page 19 Switching Characteristics Over the Operating Range 200 MHz 167 MHz 154 MHz Parameter Combinatorial Mode Parameters [13, 14, 15] [13, 14, 15] 12.5 [13, 14, 15] 13.5 PDLL [13, 14, 15] [11, 13] Input Register Parameters [13, 14, 15] [13, 14, 15] ICOL Synchronous Clocking Parameters [14, 15]...
  • Page 20: Switching Waveforms

    Switching Characteristics Over the Operating Range (continued) 200 MHz 167 MHz 154 MHz Parameter [13, 14, 15] [13] [13, 14, 15] User Option Parameters SLEW [19] 3.3IO JTAG Timing Parameters S JTAG H JTAG CO JTAG JTAG Switching Waveforms Combinatorial Output INPUT COMBINATORIAL OUTPUT...
  • Page 21 Switching Waveforms (continued) Registered Output with Product Term Clocking Input Going Through the Array INPUT PRODUCT TERM CLOCK REGISTERED OUTPUT Registered Output with Product Term Clocking Input Coming From Adjacent Buried Register INPUT PRODUCT TERM CLOCK REGISTERED OUTPUT Latched Output INPUT LATCH ENABLE LATCHED...
  • Page 22 Switching Waveforms (continued) Registered Input REGISTERED INPUT INPUT REGISTER CLOCK COMBINATORIAL OUTPUT CLOCK Clock to Clock INPUT REGISTER CLOCK OUTPUT REGISTER CLOCK Latched Input LATCHED INPUT LATCH ENABLE COMBINATORIAL OUTPUT LATCH ENABLE Document #: 38-03007 Rev. *E Ultra37000 CPLD Family Page 22 of 64 [+] Feedback...
  • Page 23 Switching Waveforms (continued) Latched Input and Output LATCHED INPUT LATCHED OUTPUT INPUT LATCH ENABLE OUTPUT LATCH ENABLE LATCH ENABLE Asynchronous Reset INPUT REGISTERED OUTPUT CLOCK Asynchronous Preset INPUT REGISTERED OUTPUT CLOCK Output Enable/Disable INPUT OUTPUTS Document #: 38-03007 Rev. *E ICOL Ultra37000 CPLD Family PDLL...
  • Page 24: Power Consumption

    Power Consumption Typical 5.0V Power Consumption CY37032 The typical pattern is a 16-bit up counter, per logic block, with outputs disabled. CY37064 The typical pattern is a 16-bit up counter, per logic block, with outputs disabled. Document #: 38-03007 Rev. *E L o w P o w e r 1 0 0 1 5 0...
  • Page 25 Typical 5.0V Power Consumption (continued) CY37128 1 6 0 1 4 0 1 2 0 1 0 0 The typical pattern is a 16-bit up counter, per logic block, with outputs disabled. CY37192 3 0 0 2 5 0 2 0 0 1 5 0 1 0 0 The typical pattern is a 16-bit up counter, per logic block, with outputs disabled.
  • Page 26 Typical 5.0V Power Consumption (continued) CY37256 3 0 0 2 5 0 2 0 0 1 5 0 1 0 0 The typical pattern is a 16-bit up counter, per logic block, with outputs disabled. CY37384 5 0 0 4 5 0 4 0 0 3 5 0 3 0 0...
  • Page 27 Typical 5.0V Power Consumption (continued) CY37512 6 0 0 5 0 0 4 0 0 3 0 0 2 0 0 1 0 0 The typical pattern is a 16-bit up counter, per logic block, with outputs disabled. Typical 3.3V Power Consumption CY37032V The typical pattern is a 16-bit up counter, per logic block, with outputs disabled.
  • Page 28 Typical 3.3V Power Consumption (continued) CY37064V The typical pattern is a 16-bit up counter, per logic block, with outputs disabled. CY37128V The typical pattern is a 16-bit up counter, per logic block, with outputs disabled. Document #: 38-03007 Rev. *E Ultra37000 CPLD Family L o w P o w e r 1 0 0...
  • Page 29 Typical 3.3V Power Consumption (continued) CY37192V 1 2 0 1 0 0 The typical pattern is a 16-bit up counter, per logic block, with outputs disabled. CY37256V 1 4 0 1 2 0 1 0 0 The typical pattern is a 16-bit up counter, per logic block, with outputs disabled. Document #: 38-03007 Rev.
  • Page 30 Typical 3.3V Power Consumption (continued) CY37384V 2 0 0 1 8 0 1 6 0 1 4 0 1 2 0 1 0 0 The typical pattern is a 16-bit up counter, per logic block, with outputs disabled. CY37512V 2 5 0 2 0 0 1 5 0 1 0 0...
  • Page 31: Pin Configurations

    [20] Pin Configurations /TCK JTAG JTAG Document #: 38-03007 Rev. *E 44-pin TQFP (A44) Top View 44 43 42 39 38 37 13 14 15 18 19 20 44-pin PLCC (J67) / CLCC (Y67) Top View 43 42 /TCK 19 20 23 24 Ultra37000 CPLD Family /TDI...
  • Page 32 [20] Pin Configurations (continued) Note: 20. For 3.3V versions (Ultra37000V), V /TCK Note: 21. This pin is a N/C, but Cypress recommends that you connect it to V Document #: 38-03007 Rev. *E 48-ball Fine-Pitch BGA (BA50) Top View JTAG 84-lead PLCC (J83) / CLCC (Y84) Top View 80 79...
  • Page 33 [20] Pin Configurations (continued) 27 28 Document #: 38-03007 Rev. *E 100-lead TQFP (A100) Top View 95 94 93 92 89 88 83 82 81 80 79 78 77 76 31 32 43 44 45 46 Ultra37000 CPLD Family 48 49 50 Page 33 of 64 [+] Feedback...
  • Page 34 [20] Pin Configurations (continued) 100-ball Fine-Pitch BGA (BB100) for CY37064V 100-ball Fine-Pitch BGA (BB100) for CY37128V Document #: 38-03007 Rev. *E Top View Top View JTAG Ultra37000 CPLD Family Page 34 of 64 [+] Feedback...
  • Page 35 [20] Pin Configurations (continued) /TCK Document #: 38-03007 Rev. *E 160-Lead TQFP (A160) / CQFP (U162) for CY37128(V) and CY37256(V) Top View Ultra37000 CPLD Family /TDI Page 35 of 64 [+] Feedback...
  • Page 36 [20] Pin Configurations (continued) Document #: 38-03007 Rev. *E 160-Lead TQFP (A160) for CY37192(V) Top View Ultra37000 CPLD Family Page 36 of 64 [+] Feedback...
  • Page 37 [20] Pin Configurations (continued) Document #: 38-03007 Rev. *E 208-Lead PQFP (N208) / CQFP (U208) Top View Ultra37000 CPLD Family Page 37 of 64 [+] Feedback...
  • Page 38 [20] Pin Configurations (continued) Document #: 38-03007 Rev. *E 292-Ball PBGA (BG292) Top View Ultra37000 CPLD Family Page 38 of 64 [+] Feedback...
  • Page 39 [20] Pin Configurations (continued) Document #: 38-03007 Rev. *E 256-Ball Fine-Pitch BGA (BB256) Top View I/O79 Ultra37000 CPLD Family Page 39 of 64 [+] Feedback...
  • Page 40 [20] Pin Configurations (continued) GND GND I/O TCK I/O AC I/O AD I/O GND GND I/O TMS I/O Document #: 38-03007 Rev. *E 388-Lead PBGA (BG388) Top View GND GND V GND GND GND GND GND GND GND GND GND GND GND GND GND GND GND GND GND GND GND GND GND GND GND GND GND GND GND GND GND GND GND GND...
  • Page 41 [20] Pin Configurations (continued) Document #: 38-03007 Rev. *E 400-Ball Fine-Pitch BGA (BB400) Top View Ultra37000 CPLD Family I/O14 Page 41 of 64 [+] Feedback...
  • Page 42: Ordering Information

    Ordering Information C Y 3 7 5 1 2 V P 4 0 0 - 8 3 B B X C Cypress Semiconductor ID Family Type 37 = Ultra37000 Family Macrocell Density 32 = 32 Macrocells 256 = 256 Macrocells 64 = 64 Macrocells 384 = 384 Macrocells 128 = 128 Macrocells 512 = 512...
  • Page 43 5.0V Ordering Information (continued) Speed Macrocells (MHz) Ordering Code CY37064P44-154AC CY37064P44-154JC CY37064P84-154JC CY37064P100-154AC CY37064P44-154AI CY37064P44-154AXI CY37064P44-154JI CY37064P44-154JXI CY37064P84-154JI CY37064P100-154AI 5962-9951902QYA CY37064P44-125AC CY37064P44-125AXC CY37064P44-125JC CY37064P44-125JXC CY37064P84-125JC CY37064P100-125AC CY37064P100-125AXC CY37064P44-125AI CY37064P44-125AXI CY37064P44-125JI CY37064P84-125JI CY37064P100-125AI CY37064P100-125AXI 5962-9951901QYA Document #: 38-03007 Rev. *E Ultra37000 CPLD Family Package Name Package Type...
  • Page 44 5.0V Ordering Information (continued) Speed Macrocells (MHz) Ordering Code CY37128P84-167JC CY37128P84-167JXC CY37128P100-167AC CY37128P100-167AXC CY37128P160-167AC CY37128P160-167AXC CY37128P84-125JC CY37128P84-125JXC CY37128P100-125AC CY37128P100-125AXC CY37128P160-125AC CY37128P160-125AXC CY37128P84-125JI CY37128P84-125JXI CY37128P100-125AI CY37128P100-125AXI CY37128P160-125AI CY37128P160-125AXI 5962-9952102QYA CY37128P84-100JC CY37128P84-100JXC CY37128P100-100AC CY37128P100-100AXC CY37128P160-100AC CY37128P160-100AXC CY37128P84-100JI CY37128P100-100AI CY37128P100-100AXI CY37128P160-100AI 5962-9952101QYA CY37192P160-154AC CY37192P160-154AXC CY37192P160-125AC CY37192P160-125AXC...
  • Page 45 5.0V Ordering Information (continued) Speed Macrocells (MHz) Ordering Code CY37256P160-154AC CY37256P160-154AXC CY37256P208-154NC CY37256P256-154BGC CY37256P160-125AC CY37256P160-125AXC CY37256P208-125NC CY37256P256-125BGC CY37256P160-125AI CY37256P160-125AXI CY37256P208-125NI CY37256P256-125BGI 5962-9952302QZC CY37256P160-83AC CY37256P160-83AXC CY37256P208-83NC CY37256P256-83BGC CY37256P160-83AI CY37256P160-83AXI CY37256P208-83NI CY37256P256-83BGI 5962-9952301QZC CY37384P208-125NC CY37384P256-125BGC CY37384P208-83NC CY37384P256-83BGC CY37384P208-83NI CY37384P256-83BGI Document #: 38-03007 Rev. *E Ultra37000 CPLD Family Package Name...
  • Page 46 5.0V Ordering Information (continued) Speed Macrocells (MHz) Ordering Code CY37512P208-125NC CY37512P256-125BGC CY37512P352-125BGC CY37512P208-100NC CY37512P256-100BGC CY37512P352-100BGC CY37512P208-100NI CY37512P256-100BGI CY37512P352-100BGI 5962-9952502QZC CY37512P208-83NC CY37512P256-83BGC CY37512P352-83BGC CY37512P208-83NI CY37512P256-83BGI CY37512P352-83BGI 5962-9952501QZC 3.3V Ordering Information Speed Macrocells (MHz) Ordering Code CY37032VP44-143AC CY37032VP44-143AXC CY37032VP48-143BAC CY37032VP44-100AC CY37032VP44-100AXC CY37032VP48-100BAC CY37032VP44-100AI CY37032VP44-100AXI CY37032VP48-100BAI...
  • Page 47 3.3V Ordering Information (continued) Speed Macrocells (MHz) Ordering Code CY37064VP44-143AC CY37064VP44-143AXC CY37064VP48-143BAC CY37064VP100-143AC CY37064VP100-143AXC CY37064VP100-143BBC CY37064VP44-100AC CY37064VP44-100AXC CY37064VP48-100BAC CY37064VP100-100AC CY37064VP100-100AXC CY37064VP100-100BBC CY37064VP44-100AI CY37064VP44-100AXI CY37064VP48-100BAI CY37064VP100-100BBI CY37064VP100-100AI CY37064VP100-100AXI 5962-9952001QYA CY37128VP100-125AC CY37128VP100-125AXC CY37128VP100-125BBC CY37128VP160-125AC CY37128VP160-125AXC CY37128VP160-125AI CY37128VP160-125AXI CY37128VP100-83AC CY37128VP100-83AXC CY37128VP100-83BBC CY37128VP160-83AC CY37128VP160-83AXC CY37128VP100-83AI CY37128VP100-83AXI CY37128VP100-83BBI...
  • Page 48 3.3V Ordering Information (continued) Speed Macrocells (MHz) Ordering Code CY37256VP160-100AC CY37256VP160-100AXC CY37256VP208-100NC CY37256VP256-100BGC CY37256VP256-100BBC CY37256VP160-100AI CY37256VP160-100AXI CY37256VP160-66AC CY37256VP160-66AXC CY37256VP208-66NC CY37256VP256-66BGC CY37256VP256-66BBC CY37256VP160-66AI CY37256VP256-66BGI CY37256VP256-66BBI 5962-9952401QZC CY37384VP208-83NC CY37384VP256-83BGC CY37384VP208-66NC CY37384VP256-66BGC CY37384VP208-66NI CY37384VP256-66BGI CY37512VP208-83NC CY37512VP256-83BGC CY37512VP352-83BGC CY37512VP400-83BBC CY37512VP208-66NC CY37512VP256-66BGC CY37512VP352-66BGC CY37512VP400-66BBC CY37512VP208-66NI CY37512VP256-66BGI CY37512VP352-66BGI CY37512VP400-66BBI...
  • Page 49: Package Diagrams

    Ultra37000 CPLD Family Package Diagrams 44-Lead Lead (Pb)-Free Thin Plastic Quad Flat Pack A44 51-85064-*B 44-Lead Lead (Pb)-Free Plastic Leaded Chip Carrier J67 51-85003-*A Document #: 38-03007 Rev. *E Page 49 of 64 [+] Feedback...
  • Page 50 Ultra37000 CPLD Family Package Diagrams (continued) 44-Lead Ceramic Leaded Chip Carrier Y67 51-80014-** Document #: 38-03007 Rev. *E Page 50 of 64 [+] Feedback...
  • Page 51 Ultra37000 CPLD Family Package Diagrams (continued) 48-Ball (7.0 mm x 7.0 mm x 1.2 mm, 0.80 pitch) Thin BGA BA48D 51-85109-*C 84-Lead Lead (Pb)-Free Plastic Leaded Chip Carrier J83 51-85006-*A Document #: 38-03007 Rev. *E Page 51 of 64 [+] Feedback...
  • Page 52 Ultra37000 CPLD Family Package Diagrams (continued) 84-Lead Ceramic Leaded Chip Carrier Y84 51-80095-*A Document #: 38-03007 Rev. *E Page 52 of 64 [+] Feedback...
  • Page 53 Ultra37000 CPLD Family Package Diagrams (continued) 100-Lead Lead (Pb)-Free Thin Plastic Quad Flat Pack (TQFP) A100 51-85048-*B Document #: 38-03007 Rev. *E Page 53 of 64 [+] Feedback...
  • Page 54 Ultra37000 CPLD Family Package Diagrams (continued) 100-Ball Thin Ball Grid Array (11 x 11 x 1.4 mm) BB100 51-85107-*B Document #: 38-03007 Rev. *E Page 54 of 64 [+] Feedback...
  • Page 55 Ultra37000 CPLD Family Package Diagrams (continued) 160-Lead Lead (Pb)-Free Thin Plastic Quad Flat Pack (24 x 24 x 1.4 mm) (TQFP) A160 51-85049-*B Document #: 38-03007 Rev. *E Page 55 of 64 [+] Feedback...
  • Page 56 Package Diagrams (continued) 160-Lead Ceramic Quad Flatpack (Cavity Up) U162 PIN 1 SEATING PLANE 2.03(.080) 2.79(.110) 0.050(.002) 0.500(.020) Document #: 38-03007 Rev. *E Ultra37000 CPLD Family 25.35±0.10 (.998±.004) TYP. 0.650(.0256) TYP. 0.300(.012) TYP. 28.00 ±0.10 (1.102 ±.004) 31.20 ±0.25 (1.228 ±.010) SEE DETAIL A 0.15 ±0.02 (.006 ±.001)
  • Page 57 Ultra37000 CPLD Family Package Diagrams (continued) 208-Lead Plastic Quad Flatpack N208 51-85069-*B Document #: 38-03007 Rev. *E Page 57 of 64 [+] Feedback...
  • Page 58 Package Diagrams (continued) 208-Lead Ceramic Quad Flatpack (Cavity Up) U208 PIN 1 3.43(.135) 3.94(.155) SEATING PLANE 0.050(.002) 0.500(.020) Document #: 38-03007 Rev. *E 0.50(.0197) TYP. 0.20(.008) TYP. 28.00 ±0.10 (1.102 ±.008) 31.22 ±0.25 (1.229 ±.010) SEE DETAIL A 0.15 ±0.02 (.006 ±.001) 0.51 ±0.20 (.020 ±.008)
  • Page 59 Package Diagrams (continued) TOP VIEW PIN 1 CORNER 10 11 13 14 SEATING PLANE A1 0.36 0.56 A 1.40 MAX. 1.70 MAX. Document #: 38-03007 Rev. *E 256-Ball FBGA (17 x 17 mm) BB256 Ø0.05 M C Ø0.25 M C A B Ø0.45±0.05(256X)-CPLD DEVICES (37K &...
  • Page 60 Ultra37000 CPLD Family Package Diagrams (continued) 292-Ball Plastic Ball Grid Array PBGA (27 x 27 x 2.33 mm) BG292 51-85097-*B Document #: 38-03007 Rev. *E Page 60 of 64 [+] Feedback...
  • Page 61 Ultra37000 CPLD Family Package Diagrams (continued) 388-Ball Plastic Ball Grid Array PBGA (35 x 35 x 2.33 mm) BG388 51-85103-*C Document #: 38-03007 Rev. *E Page 61 of 64 [+] Feedback...
  • Page 62 Package Diagrams (continued) ViewDraw and SpeedWave are trademarks of ViewLogic. Windows is a registered trademark of Microsoft Corporation. Warp is a registered trademark, and In-System Reprogrammable, ISR, Warp Professional, Warp Enterprise, and Ultra37000 are trade- marks, of Cypress Semiconductor Corporation. All product and company names mentioned in this document are the trademarks of their respective holders.
  • Page 63: Operating Range

    Addendum 3.3V Operating Range (CY37064VP100-143AC, CY37064VP100-143BBC, CY37064VP44-143AC, CY37064VP48-143B Range Ambient Temperature Commercial Document #: 38-03007 Rev. *E Ultra37000 CPLD Family Junction Temperature 0°C to +70°C 0°C to +90°C 3.3V ± 0.16V Page 63 of 64 [+] Feedback...
  • Page 64 Document History Page Document Title: Ultra37000 CPLD Family 5V, 3.3V, ISR™ High-Performance CPLDs Document Number: 38-03007 Issue Orig. of REV. ECN NO. Date Change 106272 04/18/01 124942 03/21/03 126262 05/09/03 128125 07/16/03 282709 See ECN 321635 See ECN Document #: 38-03007 Rev. *E Ultra37000 CPLD Family Description of Change Change from Spec number: 38-00475 to 38-03007...

This manual is also suitable for:

Ultra37000 cpld series

Table of Contents

Save PDF