VA
20
Analog Power (Input) - Positive power for the analog sections.
VQ
22
Quiescent Voltage (Output) - Filter connection for internal quiescent voltage.
VREF
23
Analog Power Reference (Input) - Return pin for the VBIAS cap.
VBIAS
24
Positive Voltage Reference (Output) - Positive reference voltage for the internal DACs.
Negative Analog Output (Output) - Negative output signals from the internal digital to analog con-
25,27,29,
AOUTx-
verters. The full scale analog output level is specified in the
31
tables on pages
Positive Analog Output (Output) - Positive output signals from the internal digital to analog con-
26,28,30,
verters. The full scale analog output level is specified in the
AOUTx+
32
tables on pages
TSTOx
33,34
Test Outputs (Output) - Test outputs. These pins should be left unconnected.
RST
35
Reset (Input) - Applies reset to the internal circuitry when pulled low.
INT
36
Interrupt (Output) - Sent to DSP to indicate an interrupt condition has occurred.
I²C Address Bit 2 / Serial Data Output 2 (Input/Output) - Sets the I²C address bit 2 at reset. Func-
tions as Serial Data Out 2 for AIN3 and AIN4 ADC data output in Left Justified and I²S modes. High
AD2/SDOUT2
37
impedance in TDM mode. See
operation.
AD1
38
I²C Address Bit 1 (Input) - Sets the I²C address bit 1.
AD0
39
I²C Address Bit 0 (Input) - Sets the I²C address bit 0.
SCL
40
Serial Control Port Clock (Input) - Serial clock for the I²C control port.
Thermal Pad - The thermal pad on the bottom of the device should be connected to the ground
GND
-
plane via an array of vias.
1.1
I/O Pin Characteristics
Input and output levels and associated power supply voltage are shown in the table below. Logic levels
should not exceed the corresponding power supply voltage.
Power Supply
VL
AD2/SDOUT2 Input/Output 5.0 V CMOS
Notes:
1. Internal connection valid when device is in reset.
2. This pin has no internal pull-up or pull-down resistors. External pull-up or pull-down resistors should
be added in accordance with
DS900PP2
15
and
16
15
and
16
Pin Name
I/O
SCL
Input
SDA
Input/Output
INT
Output
Input
RST
MCLK
Input
FS/LRCK
Input/Output 5.0 V CMOS Weak Pull-down (~500k 5.0 V CMOS, with Hysteresis
SCLK
Input/Output 5.0 V CMOS Weak Pull-down (~500k 5.0 V CMOS, with Hysteresis
SDOUT1
Output
SDINx
Input
AD0,1
Input
Figure
.
.
Section 4.3 I²C Control Port
Internal Connections
Driver
(Note 1)
-
Weak Pull-down (~500k 5.0 V CMOS, with Hysteresis
CMOS/Open
Weak Pull-down (~500k 5.0 V CMOS, with Hysteresis
Drain
CMOS/Open
(Note 2)
Drain
-
(Note 2)
-
Weak Pull-down (~500k 5.0 V CMOS, with Hysteresis
5.0 V CMOS Weak Pull-down (~500k
-
Weak Pull-down (~500k 5.0 V CMOS, with Hysteresis
-
(Note 2)
(Note 2)
2.
Analog Output Characteristics
Analog Output Characteristics
for more details concerning this mode of
Receiver
-
5.0 V CMOS, with Hysteresis
5.0 V CMOS
5.0 V CMOS
CS4244
6
Need help?
Do you have a question about the CDB4244 and is the answer not in the manual?