4.5.2
Left Justified and I²S Modes
The serial port of the CS4244 supports the Left Justified and I²S interface formats with valid bit depths of
16, 18, 20, or 24 bits for the SDOUTx pins and 24 bits for the SDINx pins. All data is valid on the rising
edge of SCLK. Data is clocked out of the ADC on the falling edge of SCLK and clocked into the DAC on
the rising edge. In Master Mode each slot is 32 bits wide.
In Left Justified mode (see
on the first rising edge of the SCLK occurring after a FS/LRCK edge. The left channel is received or trans-
mitted while FS/LRCK is logic high.
In I²S mode (see
ond rising edge of the SCLK occurring after a FS/LRCK edge. The left channel is received or transmitted
while FS/LRCK is logic low.
The AIN1 and AIN2 signals are transmitted on the SDOUT1 pin; the AIN3 and AIN4 signals are transmit-
ted on the SDOUT2 pin. The data on the SDIN1 pin is routed to AOUT1 and AOUT2; the data on the
SDIN2 pin is routed to AOUT3 and AOUT4.
FS/LRCK
SCLK
SDINx
M S B
SDOUTx
FS/LRCK
SCLK
SDINx
M S B
SDOUTx
DS900PP2
Figure
17) the data is received or transmitted most significant bit (MSB) first,
Figure
18) the data is received or transmitted most significant bit (MSB) first, on the sec-
L e ft C h a n n e l
L S B
AOUT 1 or 3
AIN 1 or 3
Figure 17. Left Justified Format
L e ft C h a n n e l
L S B
AOUT 1 or 3
AIN 1 or 3
Figure 18. I²S Format
R ig h t C h a n n e l
M S B
AOUT 2 or 4
AIN 2 or 4
R ig h t C h a n n e l
M S B
AOUT 2 or 4
AIN 2 or 4
CS4244
MSB
L S B
MSB
L S B
30
Need help?
Do you have a question about the CDB4244 and is the answer not in the manual?