XVME-240 Manual
October, 1984
Connector
Signal
Mnemonic
Pin Number
DTACK*
1A:16
D00-D15
IA: l-8
lC: l-8
G N D
IA: 9,ll,
15,17,19
1B: 20,23
lC: 9
2B: 2,12
IACK*
1A:
IRQl*-
IB:
IRQ7*
lC: 13
LWORD*
(RESERVED)
2B: 3
1B: 21
SERCLK
1B: 22
SERDAT
Table B-l. VMEbus Signal Identification (cont'd)
and
DATA TRANSFER ACKNOWLEDGE - Open-
collector driven signal generated by a DTB slave.
The failing edge of this signal indicates that valid
data is available on the data bus during a read
cycle, or that data has been accepted from the
data bus during a write cycle.
DATA BUS (bits 0- 15) - Three-state driven bi-
directional data lines that provide a data path
between the DTB master and slave.
GROUND
22,31
20
INTERRUPT ACKNOWLEDGE - Open-collector or
three-state driven signal from any Master proces-
sing an interrupt request. Routed via the back-
plane to Slot 1, where it is looped back to become
Slot 1 IACKIN* to start the interrupt acknowledge
daisy-chain.
24-30
INTERRUPT REQUEST (l-7) - Open-collector dri-
ven signals, generated by an interrupter, which
carry prioritized interrupt requests. Level seven is
the highest priority.
LONGWORD
cate that the current transfer is a 32-bit transfer.
RESERVED - Signal line reserved for future
VMEbus enhancements. This line must not be used.
A reserved signal which will be used as the clock
for a serial communication bus protocol which is
still being finalized.
A reserved signal which will be used as the
transmission line for serial communication bus
messages.
Signal Name and Description
- Three-state driven signal to indi-
B-3
Need help?
Do you have a question about the XVME-240 and is the answer not in the manual?