Download Print this page

Xycom XVME-240 Manual page 40

Digital i/o module
Hide thumbs Also See for XVME-240:

Advertisement

XVME-240
Manual
October,
1984
INTERRUPT VECTOR REGISTER (Base Address + 85H)
The Interrupt Vector Register powers up to an
indeterminate state, and it must be programmed
before interrupts are enabled.
The vector register is programmed by writing the vector address to the module base
address + 85H. The vector register is a latch, and a vector address written to it will
not change until a new vector is written in.
The actual vectors and how they are used is dependent upon the system processor.
Please refer to your system processor operating manual for information on interrupt
vectors.
3.3.9 Flag
Outputs Register (Base Address + 86H)
The DIO provides 8 Flag Output lines which are designed to signal interrupting devices
that their interrupts have been serviced. However, these lines are not physically/elec-
trically dedicated to this application and they may be employed by the user in other
ways (i.e., control or signal lines to external devices, etc.).
The Flag Outputs are controlled via the read/write Flag Outputs
the Flag Output Register corresponds to one of the Flag Output lines. Figure 3-9
shows a bit map of the Flag Outputs Register.
7
6
5
MSB
Figure 3-8. Interrupt Vector Register
4
3
2
1
NOTE
3-13
0
L S B
Each bit in
Register.

Advertisement

loading
Need help?

Need help?

Do you have a question about the XVME-240 and is the answer not in the manual?