Acer Extensa 61X Service Manual page 126

Table of Contents

Advertisement

Table 2-13
PCI1131 Pin Descriptions (Continued)
TERMINAL
Name Slot
Slot
A+
B
1 6-bit PC Card Interface Control Signals (Slots A and B)
WP
139
73
(IOIS16)
CE1
94
28
CE2
97
30
CardBus PC Card Address and Data Signals (Slots A and B)
CAD31 147
81
CAD30 145
79
CAD29 144
78
CAD28 142
77
CAD27 141
76
CAD26 133
67
CAD25 132
66
CAD24 131
65
CAD23 128
62
CAD22 126
60
CAD21 123
57
CAD19 121
55
CAD18 119
54
CAD17 118
53
CAD16 103
37
CAD15 101
35
CAD14 102
36
CAD13 99
33
CAD12 100
34
CAD11 98
32
CAD10 97
30
CAD9
95
29
CAD8
93
27
CAD7
92
26
CAD6
89
23
CAD5
90
24
CAD4
87
20
CAD3
88
21
CAD2
84
18
CAD1
85
19
CAD0
83
17
Major Chips Description
I/O
TYPE
I
Write Protect. This signal applies to 16-bit Memory PC Cards. WP
reflects the status of the write-protect switch on 16-bitmemory PC Cards.
For 16-bit l/O cards, WP is used for the 16-bit port ( IOIS16) function.
The status of the signal can be read from the interface status register.
(I/O is 16 bits). This signal applies to 16-bit l/O PC Cards. IOIS16 is
asserted by the 16-bit PC Card when the address on the bus
corresponds to an address to which the 16-bit PC Card responds, and
the I /O port that is addressed is capable of 16-bit accesses.
(DMA Request). This pin may be used as the DMA Request signal during
DMA operations to a 16-bit PC Card which supports DMA. If used, the
PC Card asserts this signal to indicate a request for a DMA operation.
Card Enable 1 and Card Enable 2. These signals enable even and odd
O
numbered address bytes. CE1 enables even numbered address bytes,
and CE2 enables odd numbered address bytes.
I/O
CardBus PC Card address and data These pins are multiplexed address
and data signals A bus transaction consists of an address phase
followed by one or more data phases The PCI 1131 supports both read
and write bursts.
The address phase is the clock cycle in which CFRAME is asserted.
During the address phase, CAD31-0 contain a physical address (32-
bits). For l/O, this is a byte address; for configuration and I/O memory, it
is a DWORD address.
During data phases, CAD74 contain the least significant byte and
CAD31-24 contain the most significant byte. Write data is stable and
valid when is asserted. Read data is stable and valid when CTRDY is
asserted. Data is transferred during those clocks when CIRDY and
CTRDY are asserted.
Note:
Terminal name is preceded with A_. As an example, the full
name for terminal 121 is A_A25.
Terminal name is preceded with B_. As an example, the full
name for terminal 55 is B_A25.
FUNCTION
2-69

Hide quick links:

Advertisement

Table of Contents
loading

This manual is also suitable for:

Ti extensa 61x seriesAcernote 370p

Table of Contents