Cypress Semiconductor CY7C1543V18 Specification Sheet

72-mbit qdr-ii+ sram 4-word burst architecture (2.0 cycle read latency)

Advertisement

Quick Links

Features
Separate independent read and write data ports
Supports concurrent transactions
375 MHz clock for high bandwidth
4-word burst for reducing address bus frequency
Double Data Rate (DDR) interfaces on both read and write ports
(data transferred at 750 MHz) at 375 MHz
Available in 2.0 clock cycle latency
Two input clocks (K and K) for precise DDR timing
SRAM uses rising edges only
Echo clocks (CQ and CQ) simplify data capture in high-speed
systems
Data valid pin (QVLD) to indicate valid data on the output
Single multiplexed address input bus latches address inputs
for both read and write ports
Separate port selects for depth expansion
Synchronous internally self-timed writes
Available in x8, x9, x18, and x36 configurations
Full data coherency, providing most current data
Core V
= 1.8V ± 0.1V; IO V
DD
HSTL inputs and variable drive HSTL output buffers
Available in 165-Ball FBGA package (15 x 17 x 1.4 mm)
Offered in both Pb-free and non Pb-free packages
JTAG 1149.1 compatible test access port
Delay Lock Loop (DLL) for accurate data placement
Selection Guide
Description
Maximum Operating Frequency
Maximum Operating Current
Note
1. The QDR consortium specification for V
V
= 1.4V to V
.
DDQ
DD
Cypress Semiconductor Corporation
Document Number: 001-05389 Rev. *F
72-Mbit QDR™-II+ SRAM 4-Word Burst
Architecture (2.0 Cycle Read Latency)
[1]
= 1.4V to V
DDQ
DD
is 1.5V + 0.1V. The Cypress QDR devices exceed the QDR consortium specification and are capable of supporting
DDQ
198 Champion Court
CY7C1541V18, CY7C1556V18
CY7C1543V18, CY7C1545V18
Configurations
With Read Cycle Latency of 2.0 cycles:
CY7C1541V18 – 8M x 8
CY7C1556V18 – 8M x 9
CY7C1543V18 – 4M x 18
CY7C1545V18 – 2M x 36

Functional Description

The CY7C1541V18, CY7C1556V18, CY7C1543V18, and
CY7C1545V18 are 1.8V Synchronous Pipelined SRAMs,
equipped with QDR-II+ architecture. Similar to QDR-II archi-
tecture, QDR-II+ SRAMs consists of two separate ports: the read
port and the write port to access the memory array. The read port
has dedicated data outputs to support read operations and the
write port has dedicated data inputs to support write operations.
QDR-II+ architecture has separate data inputs and data outputs
to completely eliminate the need to "turn-around" the data bus
that exists with common IO devices. Each port is accessed
through a common address bus. Addresses for read and write
addresses are latched on alternate rising edges of the input (K)
clock. Accesses to the QDR-II+ read and write ports are
completely independent of one another. To maximize data
throughput, both read and write ports are equipped with DDR
interfaces. Each address location is associated with four 8-bit
words (CY7C1541V18), 9-bit words (CY7C1556V18), 18-bit
words (CY7C1543V18), or 36-bit words (CY7C1545V18) that
burst sequentially into or out of the device. Because data is trans-
ferred into and out of the device on every rising edge of both input
clocks (K and K), memory bandwidth is maximized while simpli-
fying system design by eliminating bus "turn-arounds".
Depth expansion is accomplished with port selects, which
enables each port to operate independently.
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the K or K input clocks. Writes are
conducted with on-chip synchronous self-timed write circuitry.
375 MHz
333 MHz
375
x8
1300
1200
x9
1300
1200
x18
1300
1200
x36
1370
1230
,
San Jose
CA 95134-1709
300 MHz
333
300
1100
1100
1100
1140
408-943-2600
Revised March 06, 2008
Unit
MHz
mA
[+] Feedback
[+] Feedback

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the CY7C1543V18 and is the answer not in the manual?

Questions and answers

Subscribe to Our Youtube Channel

Summary of Contents for Cypress Semiconductor CY7C1543V18

  • Page 1: Functional Description

    Each address location is associated with four 8-bit words (CY7C1541V18), 9-bit words (CY7C1556V18), 18-bit words (CY7C1543V18), or 36-bit words (CY7C1545V18) that burst sequentially into or out of the device. Because data is trans- ferred into and out of the device on every rising edge of both input clocks (K and K), memory bandwidth is maximized while simpli- fying system design by eliminating bus “turn-arounds”.
  • Page 2 Control Logic [1:0] Logic Block Diagram (CY7C1556V18) [8:0] Address (20:0) Register Gen. DOFF Control Logic Document Number: 001-05389 Rev. *F CY7C1541V18, CY7C1556V18 CY7C1543V18, CY7C1545V18 Write Write Write Write Address Register Control Logic Read Data Reg. Reg. Reg. Reg. Write Write...
  • Page 3 Logic Block Diagram (CY7C1543V18) [17:0] Address (19:0) Register Gen. DOFF Control Logic [1:0] Logic Block Diagram (CY7C1545V18) [35:0] Address (18:0) Register Gen. DOFF Control Logic [3:0] Document Number: 001-05389 Rev. *F CY7C1541V18, CY7C1556V18 CY7C1543V18, CY7C1545V18 Write Write Write Write Address...
  • Page 4: Pin Configuration

    Pin Configuration The pin configuration for CY7C1541V18, CY7C1556V18, CY7C1543V18, and CY7C1545V18 follow. DOFF DOFF Note 2. NC/144M and NC/288M are not connected to the die and can be tied to any voltage level. Document Number: 001-05389 Rev. *F CY7C1541V18, CY7C1556V18 CY7C1543V18, CY7C1545V18 165-Ball FBGA (15 x 17 x 1.4 mm) Pinout...
  • Page 5 Pin Configuration (continued) The pin configuration for CY7C1541V18, CY7C1556V18, CY7C1543V18, and CY7C1545V18 follow. NC/144M DOFF NC/288M DOFF Document Number: 001-05389 Rev. *F CY7C1541V18, CY7C1556V18 CY7C1543V18, CY7C1545V18 165-Ball FBGA (15 x 17 x 1.4 mm) Pinout CY7C1543V18 (4M x 18) NC/288M...
  • Page 6: Pin Definitions

    8M x 8 (4 arrays each of 2M x 8) for CY7C1541V18, 8M x 9 (4 arrays each of 2M x 9) for CY7C1556V18, 4M x 18 (4 arrays each of 1M x 18) for CY7C1543V18 and 2M x 36 (4 arrays each of 512K x 36) for CY7C1545V18.
  • Page 7 Ground for the Device. Power Supply Power Supply Inputs for the Outputs of the Device. Document Number: 001-05389 Rev. *F CY7C1541V18, CY7C1556V18 CY7C1543V18, CY7C1545V18 Pin Description output impedance are set to 0.2 x RQ, where RQ is a resistor connected [x:0]...
  • Page 8: Functional Overview

    CY7C1541V18, four 9-bit data transfers in the case of CY7C1556V18, four 18-bit data transfers in the case of CY7C1543V18, and four 36-bit data transfers in the case of CY7C1545V18, in two clock cycles. Accesses for both ports are initiated on the positive input clock (K).
  • Page 9: Application Example

    Depth Expansion The CY7C1543V18 has a port select input for each port. This enables for easy depth expansion. Both port selects are sampled on the rising edge of the positive input clock only (K). Each port select input can deselect the specified port. Deselecting a port does not affect the other port.
  • Page 10: Truth Table

    The truth table for CY7C1541V18, CY7C1556V18, CY7C1543V18, and CY7C1545V18 follows. Truth Table Operation RPS WPS Write Cycle: Load address on the rising edge of K; input write data on two consecutive K and K rising edges. [10] Read Cycle: (2.0 cycle Latency) Load address on the rising edge of K;...
  • Page 11 – L–H – L–H – Document Number: 001-05389 Rev. *F CY7C1541V18, CY7C1556V18 CY7C1543V18, CY7C1545V18 [3, 11] [3, 11] Comments – During the Data portion of a write sequence, all four bytes (D the device. L–H During the Data portion of a write sequence, all four bytes (D the device.
  • Page 12 TDO pin on the falling edge of TCK. IDCODE Document Number: 001-05389 Rev. *F CY7C1541V18, CY7C1556V18 CY7C1543V18, CY7C1545V18 Instruction Register Three-bit instructions can be serially loaded into the instruction register. This register is loaded when it is placed between the TDI and TDO pins, as shown in page 15.
  • Page 13 Document Number: 001-05389 Rev. *F CY7C1541V18, CY7C1556V18 CY7C1543V18, CY7C1545V18 The shifting of data for the SAMPLE and PRELOAD phases can occur concurrently when required, that is, the data captured is shifted out, the preloaded data can be shifted in.
  • Page 14: Tap Controller State Diagram

    TEST-LOGIC RESET TEST-LOGIC/ IDLE Note 12. The 0/1 next to each state represents the value at TMS at the rising edge of TCK. Document Number: 001-05389 Rev. *F CY7C1541V18, CY7C1556V18 CY7C1543V18, CY7C1545V18 [12] SELECT DR-SCAN CAPTURE-DR SHIFT-DR EXIT1-DR PAUSE-DR EXIT2-DR...
  • Page 15 14. Overshoot: V (AC) < V + 0.35V (Pulse width less than t 15. All Voltage referenced to Ground. Document Number: 001-05389 Rev. *F CY7C1541V18, CY7C1556V18 CY7C1543V18, CY7C1545V18 Bypass Register Instruction Register Identification Register Boundary Scan Register TAP Controller Test Conditions = −2.0 mA...
  • Page 16 17. Test conditions are specified using the load in TAP AC Test Conditions. t Document Number: 001-05389 Rev. *F CY7C1541V18, CY7C1556V18 CY7C1543V18, CY7C1545V18 Description [17] Figure 2. TAP Timing and Test Conditions 1.8V...
  • Page 17 Do Not Use: This instruction is reserved for future use. BYPASS Places the bypass register between TDI and TDO. This operation does not affect SRAM operation. Document Number: 001-05389 Rev. *F CY7C1541V18, CY7C1556V18 CY7C1543V18, CY7C1545V18 Value CY7C1556V18 CY7C1543V18 00000110100 00000110100...
  • Page 18 Boundary Scan Order Bit # Bump ID Bit # Document Number: 001-05389 Rev. *F CY7C1541V18, CY7C1556V18 CY7C1543V18, CY7C1545V18 Bump ID Bit # Bump ID Bit # Bump ID Internal Page 18 of 28 [+] Feedback [+] Feedback...
  • Page 19 Figure 3. Power Up Waveforms > 2048 Stable Clock V DD /V DDQ Stable (< + 0.1V DC per 50 ns) Fix HIGH (tie to V DDQ ) CY7C1541V18, CY7C1556V18 CY7C1543V18, CY7C1545V18 KC Var Start Normal Operation Page 19 of 28...
  • Page 20: Maximum Ratings

    < V and V /2)/(RQ/5) for values of 175 Ω <= RQ <= 350 Ω. (max) = 0.95V or 0.54V , whichever is smaller. CY7C1541V18, CY7C1556V18 CY7C1543V18, CY7C1545V18 Ambient [18] Temperature (T 0°C to +70°C 1.8 ± 0.1V 1.4V to –40°C to +85°C...
  • Page 21 Tested initially and after any design or process change that may affect these parameters. Parameter Description Input Capacitance Clock Input Capacitance Output Capacitance Document Number: 001-05389 Rev. *F CY7C1541V18, CY7C1556V18 CY7C1543V18, CY7C1545V18 Test Conditions Max V 375 MHz Both Ports Deselected, ≥ V ≤ V or V...
  • Page 22: Thermal Resistance

    23. Unless otherwise noted, test conditions assume signal transition time of 2V/ns, timing reference levels of 0.75V, Vref = 0.75V, RQ = 250Ω, V levels of 0.25V to 1.25V, and output loading of the specified I Document Number: 001-05389 Rev. *F CY7C1541V18, CY7C1556V18 CY7C1543V18, CY7C1545V18 Test Conditions Test conditions follow standard test methods and procedures for measuring thermal impedance, in accordance with EIA/JESD51.
  • Page 23: Switching Characteristics

    -250ps, where 250ps is the internal jitter. An input jitter of 200ps(t KHKH “AC Test Loads and Waveforms” and t less than t CY7C1541V18, CY7C1556V18 CY7C1543V18, CY7C1545V18 375 MHz 333 MHz 300 MHz Min Max Min Max Min Max 2.66 8.40 8.40...
  • Page 24: Switching Waveforms

    READ WRITE t KHKH t HD t SD t QVLD t DOH CCQO t CQOH CCQO t CQOH CQHCQH CY7C1541V18, CY7C1556V18 CY7C1543V18, CY7C1545V18 t QVLD t CQDOH t CHZ DON’T CARE UNDEFINED Page 24 of 28 [+] Feedback [+] Feedback...
  • Page 25: Ordering Information

    CY7C1556V18-333BZXI CY7C1543V18-333BZXI CY7C1545V18-333BZXI Document Number: 001-05389 Rev. *F CY7C1541V18, CY7C1556V18 CY7C1543V18, CY7C1545V18 Package Diagram Package Type 51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm) 51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm) Pb-Free 51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm)
  • Page 26 CY7C1556V18-300BZXI CY7C1543V18-300BZXI CY7C1545V18-300BZXI Document Number: 001-05389 Rev. *F CY7C1541V18, CY7C1556V18 CY7C1543V18, CY7C1545V18 Package Diagram Package Type 51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm) 51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm) Pb-Free 51-85195 165-Ball Fine Pitch Ball Grid Array (15 x 17 x 1.4 mm)
  • Page 27: Package Diagram

    Package Diagram Figure 6. 165-ball FBGA (15 x 17 x 1.4 mm), 51-85195 Document Number: 001-05389 Rev. *F CY7C1541V18, CY7C1556V18 CY7C1543V18, CY7C1545V18 51-85195-*A Page 27 of 28 [+] Feedback [+] Feedback...
  • Page 28 Document History Page Document Title: CY7C1541V18/CY7C1556V18/CY7C1543V18/CY7C1545V18, 72-Mbit QDR™-II+ SRAM 4-Word Burst Archi- tecture (2.0 Cycle Read Latency) Document Number: 001-05389 ISSUE ORIG. OF REV. ECN NO. DATE CHANGE 403090 See ECN 425252 See ECN 437000 See ECN 461934 See ECN...

This manual is also suitable for:

Cy7c1541v18Cy7c1556v18Cy7c1545v18

Table of Contents

Save PDF