Cypress CY14B104L Specification Sheet

4 mbit (512k x 8/256k x 16) nvsram

Advertisement

Quick Links

Features
20 ns, 25 ns, and 45 ns Access Times
Internally organized as 512K x 8 (CY14B104L) or 256K x 16
(CY14B104N)
Hands off Automatic STORE on power down with only a small
Capacitor
®
STORE to QuantumTrap
nonvolatile elements initiated by
software, device pin, or AutoStore
RECALL to SRAM initiated by software or power up
Infinite Read, Write, and Recall Cycles
200,000 STORE cycles to QuantumTrap
20 year data retention
Single 3V +20% to –10% operation
Commercial and Industrial Temperatures
48-ball FBGA and 44/54-pin TSOP II packages
Pb-free and RoHS compliance
Logic Block Diagram
Notes
1. Address A
- A
for x8 configuration and Address A
0
18
2. Data DQ
- DQ
for x8 configuration and Data DQ
0
7
3. BHE and BLE are applicable for x16 configuration only.
Cypress Semiconductor Corporation
Document #: 001-07102 Rev. *L
4 Mbit (512K x 8/256K x 16) nvSRAM
®
on power down
[1, 2, 3]
- A
for x16 configuration.
0
17
- DQ
for x16 configuration.
0
15
198 Champion Court
CY14B104L, CY14B104N

Functional Description

The Cypress CY14B104L/CY14B104N is a fast static RAM, with
a nonvolatile element in each memory cell. The memory is
organized as 512K bytes of 8 bits each or 256K words of 16 bits
each.
The
embedded
nonvolatile
QuantumTrap technology, producing the world's most reliable
nonvolatile memory. The SRAM provides infinite read and write
cycles, while independent nonvolatile data resides in the highly
reliable QuantumTrap cell. Data transfers from the SRAM to the
nonvolatile elements (the STORE operation) takes place
automatically at power down. On power up, data is restored to
the SRAM (the RECALL operation) from the nonvolatile memory.
Both the STORE and RECALL operations are also available
under software control.
,
San Jose
CA 95134-1709
elements
incorporate
408-943-2600
Revised December 19, 2008
[+] Feedback

Advertisement

Table of Contents
loading
Need help?

Need help?

Do you have a question about the CY14B104L and is the answer not in the manual?

Questions and answers

Summary of Contents for Cypress CY14B104L

  • Page 1: Functional Description

    Features ■ 20 ns, 25 ns, and 45 ns Access Times ■ Internally organized as 512K x 8 (CY14B104L) or 256K x 16 (CY14B104N) ■ Hands off Automatic STORE on power down with only a small Capacitor ® ■ STORE to QuantumTrap nonvolatile elements initiated by ®...
  • Page 2 6. HSB pin is not available in 44-TSOP II (x16) package. Document #: 001-07102 Rev. *L Figure 1. Pin Diagram - 48 FBGA Figure 2. Pin Diagram - 44 Pin TSOP II CY14B104L, CY14B104N 48-FBGA (x16) Top View (not to scale)
  • Page 3: Pin Definitions

    No Connect. This pin is not connected to the die. Document #: 001-07102 Rev. *L Figure 3. Pin Diagram - 54 Pin TSOP II (x16) 54 - TSOP II (x16) Top View not to scale) Description - DQ - DQ CY14B104L, CY14B104N Page 3 of 25 [+] Feedback...
  • Page 4: Device Operation

    Device Operation The CY14B104L/CY14B104N nvSRAM is made up of two functional components paired in the same physical cell. They are an SRAM memory cell and a nonvolatile QuantumTrap cell. The SRAM memory cell operates as a standard fast static RAM. Data...
  • Page 5 OE, BHE, BLE Notes 7. While there are 19 address lines on the CY14B104L (18 address lines on the CY14B104N), only the 13 address lines (A The rest of the address lines are don’t care. 8. The six consecutive address locations must be in the order listed. WE must be HIGH during all six cycles to enable a nonvolatile cycle.
  • Page 6: Data Protection

    AutoStore state through subsequent power down cycles. The part comes from the factory with AutoStore enabled. Data Protection The CY14B104L/CY14B104N protects data from corruption during low voltage conditions by inhibiting all externally initiated STORE and write operations. The low voltage condition is...
  • Page 7: Maximum Ratings

    < V < V , CE or OE > V = –2 mA = 4 mA pin and V , 5V Rated CY14B104L, CY14B104N + 2.0V = 25°C) ... 1.0W Ambient Temperature 0°C to +70°C 2.7V to 3.6V –40°C to +85°C 2.7V to 3.6V...
  • Page 8: Ac Test Conditions

    Test Conditions = 25°C, f = 1 MHz, = 0 to 3.0V [13] Test Conditions Figure 5. AC Test Loads 3.0V OUTPUT 5 pF 789Ω CY14B104L, CY14B104N Unit Years Unit 48-FBGA 44-TSOP II 54-TSOP II Unit °C/W 28.82 31.11 30.73 °C/W...
  • Page 9: Switching Waveforms

    17. If WE is LOW when CE goes LOW, the outputs remain in the high impedance state. 18. HSB must remain HIGH during READ and WRITE cycles. Document #: 001-07102 Rev. *L 20 ns Description CY14B104L, CY14B104N 25 ns 45 ns Unit [14, 15, 18]...
  • Page 10 CY14B104L, CY14B104N [3, 14, 18] Figure 7. SRAM Read Cycle #2: CE and OE Controlled [3, 17, 18, 19] Figure 8. SRAM Write Cycle #1: WE Controlled Notes 19. CE or WE must be >V during address transitions. Document #: 001-07102 Rev. *L...
  • Page 11 Data Output Figure 10. SRAM Write Cycle #3: BHE and BLE Controlled Document #: 001-07102 Rev. *L [3, 17, 18, 19] Address Valid Input Data Valid High Impedance CY14B104L, CY14B104N [3, 17, 18, 19] Page 11 of 25 [+] Feedback...
  • Page 12 24. HSB pin is driven HIGH to V only by internal 100 kΩ resistor, HSB driver is disabled. Document #: 001-07102 Rev. *L Description Figure 11. AutoStore or Power Up RECALL SWITCH. is below V SWITCH. CY14B104L, CY14B104N CY14B104L/CY14B104N Unit μs 2.65 μs μs μs...
  • Page 13 Figure 13. Autostore Enable / Disable Cycle Table 1 on page 5. WE must be HIGH during all six consecutive cycles. After the sixth address read duration. If these conditions are not met, the software sequence is aborted. CY14B104L, CY14B104N [25, 26] 25 ns 45 ns...
  • Page 14 28. Commands such as STORE and RECALL lock out IO until operation is complete which further increases this time. See the specific command. Document #: 001-07102 Rev. *L Description [21] Figure 14. Hardware STORE Cycle [27, 28] Figure 15. Soft Sequence Processing power must remain HIGH to effectively register command. CY14B104L, CY14B104N CY14B104L/CY14B104N Unit Page 14 of 25 [+] Feedback...
  • Page 15 High-Z Output Disabled Data In (DQ –DQ Write Data In (DQ –DQ Write –DQ in High-Z Data In (DQ –DQ Write –DQ in High-Z CY14B104L, CY14B104N Mode Power Standby Active Active Active Mode Power Standby Active Active Active Active Active...
  • Page 16: Ordering Information

    51-85087 44-pin TSOP II 51-85128 48-ball FBGA 51-85128 48-ball FBGA 51-85128 48-ball FBGA 51-85160 54-pin TSOP II 51-85160 54-pin TSOP II 51-85160 54-pin TSOP II CY14B104L, CY14B104N Operating Range Commercial Industrial Commercial Industrial Commercial Industrial Commercial Industrial Commercial Industrial Commercial...
  • Page 17 51-85087 44-pin TSOP II 51-85128 48-ball FBGA 51-85128 48-ball FBGA 51-85128 48-ball FBGA 51-85160 54-pin TSOP II 51-85160 54-pin TSOP II 51-85160 54-pin TSOP II CY14B104L, CY14B104N Operating Range Commercial Industrial Commercial Industrial Commercial Industrial Commercial Industrial Commercial Industrial Commercial...
  • Page 18: Part Numbering Nomenclature

    P - 54 Pin Blank - 44 Pin NVSRAM 14 - Auto Store + Software Store + Hardware Store Cypress Document #: 001-07102 Rev. *L CY14B104L, CY14B104N Option: T - Tape & Reel Blank - Std. Temperature: C - Commercial (0 to 70°C) I - Industrial (–40 to 85°C)
  • Page 19: Package Diagrams

    Figure 16. 44-Pin TSOP II (51-85087) PIN 1 I.D. BASE PLANE 0°-5° 0.10 (.004) 0.597 (0.0235) 0.406 (0.0160) SEATING PLANE CY14B104L, CY14B104N DIMENSION IN MM (INCH) MIN. EJECTOR PIN BOTTOM VIEW 10.262 (0.404) 10.058 (0.396) 0.210 (0.0083) 0.120 (0.0047) 51-85087-*A...
  • Page 20 Figure 17. 48-Ball FBGA - 6 mm x 10 mm x 1.2 mm (51-85128) TOP VIEW A1 CORNER 6.00±0.10 SEATING PLANE Document #: 001-07102 Rev. *L CY14B104L, CY14B104N BOTTOM VIEW A1 CORNER Ø0.05 M C Ø0.25 M C A B Ø0.30±0.05(48X) 1.875...
  • Page 21 CY14B104L, CY14B104N Package Diagrams (continued) Figure 18. 54-Pin TSOP II (51-85160) 51-85160-** Document #: 001-07102 Rev. *L Page 21 of 25 [+] Feedback...
  • Page 22 Document History Page Document Title: CY14B104L/CY14B104N 4 Mbit (512K x 8/256K x 16) nvSRAM Document Number: 001-07102 Submission Orig. of Rev. ECN No. Date Change 431039 See ECN 489096 See ECN 499597 See ECN 517793 See ECN 774001 See ECN...
  • Page 23 Document Title: CY14B104L/CY14B104N 4 Mbit (512K x 8/256K x 16) nvSRAM Document Number: 001-07102 Submission Orig. of Rev. ECN No. Date Change 1889928 See ECN vsutmp8/AE- 2267286 See ECN GVCH/PYRS 2483627 See ECN GVCH/PYRS 2519319 06/20/08 GVCH/PYRS Document #: 001-07102 Rev. *L Description of Change Added Footnotes 1, 2 and 3.
  • Page 24 Document Title: CY14B104L/CY14B104N 4 Mbit (512K x 8/256K x 16) nvSRAM Document Number: 001-07102 Submission Orig. of Rev. ECN No. Date Change 2600941 11/04/08 GVCH/PYRS 2612931 11/26/08 2625431 12/19/08 GVCH/DSG Document #: 001-07102 Rev. *L Description of Change Removed 15 ns access speed...
  • Page 25 AutoStore and QuantumTrap are registered trademarks of Cypress Semiconductor Corporation. All products and company names mentioned in this document are the trademarks of their respective holders. PSoC Solutions psoc.cypress.com General clocks.cypress.com Low Power/Low Voltage Precision Analog LCD Drive image.cypress.com CAN 2.0b Revised December 19, 2008 CY14B104L, CY14B104N psoc.cypress.com/solutions psoc.cypress.com/low-power psoc.cypress.com/precision-analog psoc.cypress.com/lcd-drive psoc.cypress.com/can psoc.cypress.com/usb Page 25 of 25 [+] Feedback...

This manual is also suitable for:

Cy14b104n

Table of Contents

Save PDF