FIC VA-502 Manual page 59

Table of Contents

Advertisement

CPU Pipeline
When enabled, allows the CPU to execute the pipeline function.
The options: Enabled (Default), Disabled.
DRAM Auto Configuration
When set at Enabled, it allows you to configure the features that from the
third one, Fast RAS To CAS Delay, to the eighth one, Refresh RAS#
Assertion. The options are: Enabled, Disabled (Default).
DRAM Timing Control
Allows you to select the speed of data access to EDO DRAM.
The options are: Fast (Default), Turbo, Normal.
SDRAM Cycle Length
This feature appears only when SDRAM DIMM/s is installed (BIOS auto
dection). If the CAS latency of your SDRAM DIMM is 2, set at 2 to enhance
the system performance. If the CAS latency of your SDRAM DIMM is 3,
stay with the default setting, 3.
The options are: 2, 3 (Default).
SDRAM Bank Interleave
This feature appears only when SDRAM DIMM/s is installed (BIOS auto
dection). When the bank interleave fucntion of the SDRAM is enabled, its
the data transacting performance is better than when it is disabled.
The options are: 2 Bank, Disabled (Default).
CPU to PCI Write Buffer
When enabled, allows data and address access to the internal buffer of
82C586 so the processor can be released from the waiting state.
The options are: Enabled (Default), Disabled.
PCI Dynamic Bursting
When enabled, the PCI controller allows Bursting PCI transfer if the
consecutive PCI cycles come with the address falling in same 1KB space.
This improves the PCI bus throughput.
The options are: Enabled (Default), Disabled.
PCI Burst
When enabled, data transfer on PCI Buses will improve. Disable this item
during trouble-shooting.
The options are: Disabled, Enabled (Default).
PCI Master 0 WS Write
Award BIOS Setup
43

Advertisement

Table of Contents
loading

Table of Contents